

#### **Product Description**

The PE42520 SPDT absorptive RF switch is designed for use in Test/ATE and other high performance wireless applications. This broadband general purpose switch maintains excellent RF performance and linearity from 9 kHz through 13 GHz. This switch is a pin-compatible upgraded version of PE42552 with higher power handling of 36 dBm continuous wave (CW) and 38 dBm instantaneous power in  $50\Omega$  @ 8 GHz. The PE42520 exhibits high isolation, fast settling time, and is offered in a  $3 \times 3$  mm QFN package.

The PE42520 is manufactured on pSemi's UltraCMOS® process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration

Figure 1. Functional Diagram



# Product Specification PE42520

# UltraCMOS® SPDT RF Switch 9 kHz–13 GHz

#### **Features**

- HaRP™ technology enhanced
  - · Fast settling time
  - · No gate and phase lag
  - No drift in insertion loss and phase
- High power handling @ 8 GHz in 50Ω
  - 36 dBm CW
  - 38 dBm instantaneous power
  - 26 dBm terminated port
- High linearity
  - 66 dBm IIP3
- Low insertion loss
  - 0.8 dB @ 3 GHz
  - 0.9 dB @ 10 GHz
  - 2.0 dB @ 13 GHz
- High isolation
  - 45 dB @ 3 GHz
  - 31 dB @ 10 GHz
  - 18 dB @ 13 GHz
- ESD performance
  - · 4 kV HBM on RF pins to GND
  - 2.5 kV HBM on all pins
  - 1 kV CDM on all pins

Figure 2. Package Type 16-lead 3 × 3 mm QFN





Table 1. Electrical Specifications @ +25 °C,  $V_{DD}$  = 3.3V,  $V_{SS\_EXT}$  = 0V or  $V_{DD}$  = 3.4V,  $V_{SS\_EXT}$  = -3.4V,  $(Z_S = Z_L = 50\Omega)$ , unless otherwise noted

| Parameter                                             | Path                     | Condition                                                                                         | Min                              | Тур                                          | Max                                          | Unit                             |
|-------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------|
| Operation frequency                                   |                          |                                                                                                   | 9 kHz                            |                                              | 13 GHz                                       | As<br>shown                      |
| Insertion loss                                        | RFC-RFX                  | 9 kHz–10 MHz<br>10 MHz–3 GHz<br>3 GHz–7.5 GHz<br>7.5 GHz–10 GHz<br>10 GHz–12 GHz<br>12 GHz–13 GHz |                                  | 0.60<br>0.80<br>0.85<br>0.90<br>1.20<br>2.00 | 0.80<br>1.00<br>1.05<br>1.10<br>1.65<br>2.70 | dB<br>dB<br>dB<br>dB<br>dB       |
| Isolation                                             | RFX-RFX                  | 9 kHz–10 MHz<br>10 MHz–3 GHz<br>3 GHz–7.5 GHz<br>7.5 GHz–10 GHz<br>10 GHz–12 GHz<br>12 GHz–13 GHz | 70<br>46<br>35<br>24<br>16<br>13 | 90<br>54<br>38<br>27<br>19                   |                                              | dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| Isolation                                             | RFC-RFX                  | 9 kHz–10 MHz<br>10 MHz–3 GHz<br>3 GHz–7.5 GHz<br>7.5 GHz–10 GHz<br>10 GHz–12 GHz<br>12 GHz–13 GHz | 80<br>42<br>41<br>26<br>16<br>13 | 90<br>45<br>44<br>31<br>20<br>18             |                                              | dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| Return loss (active port)                             | RFC-RFX                  | 9 kHz–10 MHz<br>10 MHz–3 GHz<br>3 GHz–7.5 GHz<br>7.5 GHz–10 GHz<br>10 GHz–12 GHz<br>12 GHz–13 GHz |                                  | 23<br>17<br>15<br>18<br>20<br>10             |                                              | dB<br>dB<br>dB<br>dB<br>dB       |
| Return loss (common port)                             | RFC-RFX                  | 9 kHz–10 MHz<br>10 MHz–3 GHz<br>3 GHz–7.5 GHz<br>7.5 GHz–10 GHz<br>10 GHz–12 GHz<br>12 GHz–13 GHz |                                  | 23<br>17<br>15<br>18<br>18                   |                                              | dB<br>dB<br>dB<br>dB<br>dB       |
| Return loss (terminated port)                         | RFX                      | 9 kHz–10 MHz<br>10 MHz–3 GHz<br>3 GHz–7.5 GHz<br>7.5 GHz–10 GHz<br>10 GHz–12 GHz<br>12 GHz–13 GHz |                                  | 32<br>24<br>21<br>13<br>8<br>5               |                                              | dB<br>dB<br>dB<br>dB<br>dB       |
| Input 0.1dB compression point <sup>1</sup>            | RFC-RFX                  | 10 MHz-13 GHz                                                                                     |                                  | Fig. 5                                       |                                              | dBm                              |
| Input IP2                                             | RFC-RFX                  | 834 MHz, 1950 MHz                                                                                 |                                  | 120                                          |                                              | dBm                              |
| Input IP3                                             | RFC-RFX                  | 834 MHz, 1950 MHz, and 2700 MHz                                                                   |                                  | 66                                           |                                              | dBm                              |
| Settling time                                         |                          | 50% CTRL to 0.05 dB final value                                                                   |                                  | 15                                           | 20                                           | μS                               |
| Switching time<br>Note 1: The input 0.1dB compression | noint is a linearity fig | 50% CTRL to 90% or 10% of final value                                                             |                                  | 5.5                                          | 9.5                                          | μS                               |



Figure 3. Pin Configuration (Top View)



**Table 2. Pin Descriptions** 

| Pin #                             | Pin Name                         | Description                                                                            |
|-----------------------------------|----------------------------------|----------------------------------------------------------------------------------------|
| 2                                 | RF1 <sup>1</sup>                 | RF port 1                                                                              |
| 1, 3, 4, 5,<br>6, 8, 9, 10,<br>12 | GND                              | Ground                                                                                 |
| 7                                 | RFC <sup>1</sup>                 | RF common                                                                              |
| 11                                | RF2 <sup>1</sup>                 | RF port 2                                                                              |
| 13                                | V <sub>SS_EXT</sub> <sup>2</sup> | External V <sub>SS</sub> negative voltage control                                      |
| 14                                | CTRL                             | Digital control logic input                                                            |
| 15                                | LS                               | Logic Select – used to determine the definition for the CTRL pin (see <i>Table 5</i> ) |
| 16                                | V <sub>DD</sub>                  | Supply voltage                                                                         |
| Pad                               | GND                              | Exposed pad: ground for proper operation                                               |

Notes: 1. RF pins 2, 7 and 11 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met

**Table 3. Operating Ranges** 

| Parameter                                                                                                      | Symbol                 | Min  | Тур | Max                    | Unit              |
|----------------------------------------------------------------------------------------------------------------|------------------------|------|-----|------------------------|-------------------|
| Supply voltage (normal mode, V <sub>SS_EXT</sub> = 0V) <sup>1</sup>                                            | $V_{DD}$               | 2.3  |     | 5.5                    | ٧                 |
| Supply voltage (bypass mode, $V_{SS\_EXT} = -3.4V$ , $V_{DD} \ge 3.4V$ for full spec. compliance) <sup>2</sup> | $V_{DD}$               | 2.7  | 3.4 | 5.5                    | ٧                 |
| Negative supply voltage (bypass mode) <sup>2</sup>                                                             | V <sub>SS_EXT</sub>    | -3.6 |     | -3.2                   | V                 |
| Supply current (normal mode, V <sub>SS_EXT</sub> = 0V) <sup>1</sup>                                            | I <sub>DD</sub>        |      | 120 | 200                    | μA                |
| Supply current (bypass mode, $V_{SS\_EXT} = -3.4V$ ) <sup>2</sup>                                              | I <sub>DD</sub>        |      | 50  | 80                     | μA                |
| Negative supply current (bypass mode, V <sub>SS_EXT</sub> = -3.4V) <sup>2</sup>                                | I <sub>SS</sub>        | -40  | -16 |                        | μA                |
| Digital input high (CTRL)                                                                                      | V <sub>IH</sub>        | 1.17 |     | 3.6                    | V                 |
| Digital input low (CTRL)                                                                                       | V <sub>IL</sub>        | -0.3 |     | 0.6                    | V                 |
| Digital input current                                                                                          | I <sub>CTRL</sub>      |      |     | 10                     | μΑ                |
| RF input power, CW (RFC–RFX)³ 9 kHz ≤ 10 MHz 10 MHz ≤ 8 GHz 8 GHz ≤ 13 GHz                                     | P <sub>IN_CW</sub>     |      |     | Fig. 4<br>36<br>Fig. 5 | dBm<br>dBm<br>dBm |
| RF input power, pulsed (RFC–RFX) <sup>4</sup> 9 kHz ≤ 10 MHz 10 MHz ≤ 13 GHz                                   | P <sub>IN_PULSED</sub> |      |     | Fig. 4<br>Fig. 5       | dBm<br>dBm        |
| RF input power, hot<br>switch, CW³<br>9 kHz ≤ 300 kHz<br>300 kHz ≤ 13 GHz                                      | P <sub>IN_HOT</sub>    |      |     | Fig. 4<br>20           | dBm<br>dBm        |
| RF input power into terminated ports, CW $(RFX)^3$ 9 kHz $\leq$ 600 kHz 600 kHz $\leq$ 13 GHz                  | P <sub>IN_TERM</sub>   |      |     | Fig. 4<br>26           | dBm<br>dBm        |
| Operating temperature range                                                                                    | T <sub>OP</sub>        | -40  | +25 | +85                    | °C                |

enable internal negative voltage generator.

<sup>2.</sup> Use  $V_{SS\_EXT}$  (pin 13) to bypass and disable internal negative voltage generator. Connect  $V_{SS\_EXT}$  (pin 13) to GND ( $V_{SS\_EXT}$  = 0V) to enable internal negative voltage generator.

<sup>2.</sup> Bypass mode: use  $V_{\rm SS\_EXT}$  (pin 13) to bypass and disable internal negative voltage generator.

<sup>3. 100%</sup> duty cycle, all bands,  $50\Omega$ .

<sup>4.</sup> Pulsed, 5% duty cycle of 4620  $\mu s$  period,  $50\Omega.$ 



Table 4. Absolute Maximum Ratings

| Parameter/Condition                                                            | Symbol                 | Min  | Max                    | Unit              |
|--------------------------------------------------------------------------------|------------------------|------|------------------------|-------------------|
| Supply voltage                                                                 | $V_{DD}$               | -0.3 | 5.5                    | V                 |
| Digital input voltage (CTRL)                                                   | V <sub>CTRL</sub>      | -0.3 | 3.6                    | V                 |
| LS input voltage                                                               | V <sub>LS</sub>        | -0.3 | 3.6                    | ٧                 |
| RF input power, CW (RFC-RFX)¹ 9 kHz ≤ 10 MHz 10 MHz ≤ 8 GHz 8 GHz ≤ 13 GHz     | P <sub>IN_CW</sub>     |      | Fig. 4<br>36<br>Fig. 5 | dBm<br>dBm<br>dBm |
| RF input power, pulsed (RFC–RFX)² 9 kHz ≤ 10 MHz 10 MHz ≤ 13 GHz               | P <sub>IN_PULSED</sub> |      | Fig. 4<br>Fig. 5       | dBm<br>dBm        |
| RF input power into terminated ports, CW (RFX)¹ 9 kHz ≤ 10 MHz 10 MHz ≤ 13 GHz | P <sub>IN_TERM</sub>   |      | Fig. 4<br>26           | dBm<br>dBm        |
| Maximum junction temperature                                                   | $T_{J\_MAX}$           |      | +150                   | °C                |
| Storage temperature range                                                      | T <sub>ST</sub>        | -65  | +150                   | °C                |
| ESD voltage HBM³ RF pins to GND All pins                                       | V <sub>ESD_HBM</sub>   |      | 4000<br>2500           | V<br>V            |
| ESD voltage MM⁴, all pins                                                      | V <sub>ESD_MM</sub>    |      | 200                    | ٧                 |
| ESD voltage CDM⁵, all pins                                                     | V <sub>ESD_CDM</sub>   |      | 1000                   | ٧                 |

Notes: 1. 100% duty cycle, all bands,  $50\Omega$ .

- 2. Pulsed, 5% duty cycle of 4620  $\mu s$  period,  $50\Omega$ .
- 3. Human Body Model (MIL-STD 883 Method 3015).
- 4. Machine Model (JEDEC JESD22-A115).
- 5. Charged Device Model (JEDEC JESD22-C101).

Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

#### **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified.

#### **Latch-up Avoidance**

Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up.

#### **Switching Frequency**

The PE42520 has a maximum 25 kHz switching rate when the internal negative voltage generator is used (pin 13 = GND). The rate at which the PE42520 can be switched is only limited to the switching time (*Table 1*) if an external negative supply is provided (pin 13 =  $V_{SS EXT}$ ).

Switching frequency describes the time duration between switching events. Switching time is the time duration between the point the control signal reaches 50% of the final value and the point the output signal reaches within 10% or 90% of its

#### Optional External Vss Control (Vss ext)

For proper operation, the  $V_{SS\_EXT}$  control pin must be grounded or tied to the  $V_{SS}$  voltage specified in *Table 3*. When the  $V_{SS\_EXT}$  control pin is grounded, FETs in the switch are biased with an internal negative voltage generator. For applications that require the lowest possible spur performance,  $V_{SS\_EXT}$  can be applied externally to bypass the

#### **Spurious Performance**

The typical spurious performance of the PE42520 is -152 dBm when  $V_{SS\_EXT} = 0V$  (pin 13 = GND). If further improvement is desired, the internal negative voltage generator can be disabled by setting  $V_{SS\_EXT} = -3.4V$ .

**Table 5. Control Logic Truth Table** 

| LS | CTRL | RFC-RF1 | RFC-RF2 |
|----|------|---------|---------|
| 0  | 0    | off     | on      |
| 0  | 1    | on      | off     |
| 1  | 0    | on      | off     |
| 1  | 1    | off     | on      |

#### **Moisture Sensitivity Level**

The Moisture Sensitivity Level rating for the PE42520 in the 16-lead  $3 \times 3$  mm QFN package is MSL3.

#### Logic Select (LS)

The Logic Select feature is used to determine the definition for the CTRL pin.

©2015-2021 pSemi Corporation All rights reserved.

Document No. DOC-73010-3 |

UltraCMOS® RFIC Solutions



#### **Thermal Data**

Psi-JT ( $\Psi_{\text{JT}}$ ), junction top-of-package, is a thermal metric to estimate junction temperature of a device on the customer application PCB (JEDEC JESD51-2).

$$\Psi_{JT} = (T_J - T_T)/P$$

where

 $\Psi_{\text{JT}}$  = junction-to-top of package characterization parameter, °C/W

T<sub>J</sub> = die junction temperature, °C

 $T_T$  = package temperature (top surface, in the center), °C

P = power dissipated by device, Watts

Table 6. Thermal Data for PE42520

| Parameter                                                | Тур | Unit |
|----------------------------------------------------------|-----|------|
| $\Psi_{JT}$                                              | 51  | °C/W |
| Θ <sub>JA</sub> , junction-to-ambient thermal resistance | 79  | °C/W |

Figure 4. Power De-rating Curve for 9 kHz-10 MHz (50Ω)





Figure 5a. Power De-rating Curve for 10 MHz–13 GHz @ +25  $^{\circ}$ C Ambient (50 $\Omega$ )



Figure 5b. Power De-rating Curve for 10 MHz-13 GHz @ +85 °C Ambient (50Ω)





# Typical Performance Data @ +25 $^{\circ}$ C and $V_{DD}$ = 3.4V, unless otherwise specified

### Figure 6. Insertion Loss vs. Temp (RFC-RF1)



Figure 7. Insertion Loss vs. V<sub>DD</sub> (RFC-RF1)



Figure 8. Insertion Loss vs. Temp (RFC-RF2)



Figure 9. Insertion Loss vs. V<sub>DD</sub> (RFC–RF2)





Figure 10. RFC Port Return Loss vs. Temp (RF1 Active)



Figure 11. RFC Port Return Loss vs. V<sub>DD</sub> (RF1 Active)



Figure 12. RFC Port Return Loss vs. Temp (RF2 Active)



Figure 13. RFC Port Return Loss vs. V<sub>DD</sub> (RF2 Active)





Figure 14. Active Port Return Loss vs. Temp (RF1 Active)



Figure 15. Active Port Return Loss vs. V<sub>DD</sub> (RF1 Active)



Figure 16. Active Port Return Loss vs. Temp (RF2 Active)



Figure 17. Active Port Return Loss vs. V<sub>DD</sub> (RF2 Active)





Figure 18. Terminated Port Return Loss vs. Temp (RF1 Active)



Figure 19. Terminated Port Return Loss vs. V<sub>DD</sub> (RF1 Active)



Figure 20. Terminated Port Return Loss vs. Temp (RF2 Active)



Figure 21. Terminated Port Return Loss vs. V<sub>DD</sub> (RF2 Active)





Figure 22. Isolation vs. Temp (RF1–RF2, RF1 Active)



Figure 23. Isolation vs. V<sub>DD</sub> (RF1–RF2, RF1 Active)



Figure 24. Isolation vs. Temp (RF2–RF1, RF2 Active)



Figure 25. Isolation vs. V<sub>DD</sub> (RF2–RF1, RF2 Active)





Figure 26. Isolation vs. Temp (RFC-RF2, RF1 Active)



Figure 27. Isolation vs. V<sub>DD</sub> (RFC–RF2, RF1 Active)



Figure 28. Isolation vs. Temp (RFC-RF1, RF2 Active)



Figure 29. Isolation vs. V<sub>DD</sub> (RFC–RF1, RF2 Active)





#### **Evaluation Kit**

The SPDT switch evaluation board was designed to ease customer evaluation of pSemi's PE42520. The RF common port is connected through a  $50\Omega$  transmission line via the SMA connector, J1. RF1 and RF2 ports are connected through  $50\Omega$  transmission lines via SMA connectors J2 and J3, respectively. A  $50\Omega$  through transmission line is available via SMA connectors J5 and J6, which can be used to de-embed the loss of the PCB. J4 provides DC and digital inputs to the device.

For the true performance of the PE42520 to be realized, the PCB should be designed in such a way that RF transmission lines and sensitive DC I/O traces are heavily isolated from one another.

Figure 30. Evaluation Kit Layout



www.psemi.com



Figure 31. Evaluation Board Schematic



Notes: 1. Use PRT-30186-02 PCB.

2. CAUTION: Contains parts and assemblies susceptible to damage by electrostatic discharge (ESD).



Figure 32. Package Drawing



Figure 33. Top Marking Specifications

