



### Very Low Power 5-Output PCIe Fanout Buffer With On-chip Termination

#### **Features**

- → 1.8V supply voltage
- → HCSL input
- → 5-differential low power HCSL outputs with on-chip termination
- → Individual output enable
- → Programmable slew rate and output amplitude for each output through SMBus
- → 3.3V tolerant SMBus interface support
- → Very low jitter outputs
  - Differential cycle-to-cycle jitter <50ps</li>
  - Differential output-to-output skew <50ps</li>
  - □ PCIe Gen1/Gen2/Gen3/Gen4 compliant
- → Support industrial temperature range: -40°C to 85°C
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen- and Antimony-Free. "Green" Device (Note 3)
- → For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.
  - https://www.diodes.com/quality/product-definitions/
- → Packaging (Pb-free & Green):
  - □ 40-lead 5×5mm TQFN

### **Description**

The PI6CBF18501 is a 5-output, very low power PCIe Gen1/Gen2/Gen3/Gen4 clock buffer. The device takes a reference input to fanout 100MHz low power differential HCSL outputs with on-chip terminations. The on-chip termination saves 24 external resistors and makes layout easier. Individual OE pins for each output provides easier power management.

The device uses Diodes' proprietary design to achieve very low jitter that meets PCIe Gen1/Gen2/Gen3/Gen4 requirements. It provides various advanced options, such as different slew rates and amplitudes through SMBus so users can easily configure the device to achieve the optimized performance for their individual boards.

### **Block Diagram**



#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.





# **Pin Configuration**



**Pin Description** 

| Pin#                        | Pin Name             | Ту               | pe        | Description                                                                                                         |
|-----------------------------|----------------------|------------------|-----------|---------------------------------------------------------------------------------------------------------------------|
| 1                           | SADR_TRI             | Input            | Tri-level | Latch to select SMBus Address. This pin has an internal pull-down                                                   |
| 2                           | DNC                  |                  |           | Do not connect                                                                                                      |
| 3, 4, 20, 30,<br>36, 37, 38 | NC                   |                  |           | No connect                                                                                                          |
| 5                           | V <sub>DD</sub> _R   | Power            |           | Power supply for input differential buffers                                                                         |
| 6                           | IN+                  | Input            |           | Differential true clock input                                                                                       |
| 7                           | IN-                  | Input            |           | Differential complementary clock input                                                                              |
| 8                           | GND_DIG              | Power            |           | Ground for digital circuitry                                                                                        |
| 9                           | SCLK                 | Input            | CMOS      | SMBUS clock input, 3.3V tolerant                                                                                    |
| 10                          | SDATA                | Input/<br>Output | CMOS      | SMBUS Data line, 3.3V tolerant                                                                                      |
| 11                          | V <sub>DD</sub> _DIG | Power            |           | Power supply for digital circuitry, nominal 1.8V                                                                    |
| 12, 17, 26,<br>32, 39       | V <sub>DDO</sub>     | Power            |           | Power supply for differential outputs                                                                               |
| 13                          | OE0#                 | Input            | CMOS      | Active low input for enabling Q0 pair. This pin has an internal pull-down.  1 = disable outputs, 0 = enable outputs |
| 14                          | Q0+                  | Output           | HCSL      | Differential true clock output                                                                                      |
| 15                          | Q0-                  | Output           | HCSL      | Differential complementary clock output                                                                             |
| 16, 31                      | $V_{DD}$             | Power            |           | Power supply, nominal 1.8V                                                                                          |
| 18                          | Q1+                  | Output           | HCSL      | Differential true clock output                                                                                      |
| 19                          | Q1-                  | Output           | HCSL      | Differential complementary clock output                                                                             |





# Pin Description Cont.

| Pin# | Pin Name           | Ту     | pe   | Description                                                                                                                                                                                               |
|------|--------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21   | OE1#               | Input  | CMOS | Active low input for enabling Q1 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs                                                                                        |
| 22   | Q2+                | Output | HCSL | Differential true clock output                                                                                                                                                                            |
| 23   | Q2-                | Output | HCSL | Differential complementary clock output                                                                                                                                                                   |
| 24   | OE2#               | Input  | CMOS | Active low input for enabling Q2 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs                                                                                        |
| 25   | $V_{\mathrm{DDA}}$ | Power  |      | Power supply for analog circuitry                                                                                                                                                                         |
| 27   | Q3+                | Output | HCSL | Differential true clock output                                                                                                                                                                            |
| 28   | Q3-                | Output | HCSL | Differential complementary clock output                                                                                                                                                                   |
| 29   | OE3#               | Input  | CMOS | Active low input for enabling Q3 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs                                                                                        |
| 33   | Q4+                | Output | HCSL | Differential true clock output                                                                                                                                                                            |
| 34   | Q4-                | Output | HCSL | Differential complementary clock output                                                                                                                                                                   |
| 35   | OE4#               | Input  | CMOS | Active low input for enabling Q4 pair. This pin has an internal pull-down. 1 = disable outputs, 0 = enable outputs                                                                                        |
| 40   | PD#                | Input  | CMOS | Input notifies device to sample latched inputs and start up on first high assertion. Low enters Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal pull-up resistor. |
| 41   | EPAD               | Power  |      | Connect to Ground                                                                                                                                                                                         |





### **SMBus Address Selection Table**

|                                           | SADR | Address | +Read/Write Bit |
|-------------------------------------------|------|---------|-----------------|
|                                           | 0    | 1101011 | X               |
| State of SADR on first application of PD# | M    | 1101100 | X               |
|                                           | 1    | 1101101 | X               |

# **Power Management Table**

| PD# | IN      | SMBus OE bit | OEn# | Qn+     | Qn-     |
|-----|---------|--------------|------|---------|---------|
| 0   | X       | X            | X    | Low     | Low     |
| 1   | Running | 0            | X    | Low     | Low     |
| 1   | Running | 1            | 0    | Running | Running |
| 1   | Running | 1            | 1    | Low     | Low     |





# **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                                     | 65°C to 1150°C         |
|---------------------------------------------------------|------------------------|
| Storage Temperature                                     | 03 C to +130 C         |
| Junction Temperature                                    | 125°C                  |
| Supply Voltage to Ground Potential, $V_{\mathrm{DDxx}}$ | 0.5V to +2.5V          |
| Input Voltage –0.5V to V <sub>DD</sub> -                | +0.5V, not exceed 2.5V |
| SMBus, Input High Voltage                               | 3.6V                   |
| ESD Protection (HBM)                                    | 2000V                  |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Operating Conditions**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol                                                                            | Parameters                                                    | Conditions                                          | Min    | Тур.     | Max. | Units |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------|--------|----------|------|-------|
| V <sub>DD</sub> , V <sub>DDA</sub> ,<br>V <sub>DD</sub> R,<br>V <sub>DD</sub> DIG | Power Supply Voltage                                          |                                                     | 1.7    | 1.8      | 1.9  | V     |
| $V_{ m DDO}$                                                                      | Output Power Supply Voltage                                   |                                                     | 0.9975 | 1.05-1.8 | 1.9  | V     |
| $I_{\mathrm{DDA}}$                                                                | Analog Power Supply Current                                   | $V_{DDA}$ + $V_{DD}$ _R, All outputs active @100MHz |        | 11       | 15   | mA    |
| $I_{\mathrm{DD}}$                                                                 | Power Supply Current                                          | $V_{DD} + V_{DD\_DIG}$ , All outputs active @100MHz |        | 6        | 10   | mA    |
| $I_{\mathrm{DDO}}$                                                                | Power Supply Current for Outputs                              | All outputs active @100MHz                          |        | 20       | 25   | mA    |
| I <sub>DDA_PD</sub>                                                               | Analog Power Supply Power<br>Down <sup>(1)</sup> Current      | $V_{DDA} + V_{DD}$ R, All outputs active @100MHz    |        | 0.4      | 0.6  | mA    |
| I <sub>DD_PD</sub>                                                                | Power Supply Power Down <sup>(1)</sup><br>Current             | $V_{DD}$ + $V_{DD\_DIG}$ , All outputs LOW/LOW      |        | 0.5      | 0.8  | mA    |
| I <sub>DDO_PD</sub>                                                               | Power Supply Current Power<br>Down <sup>(1)</sup> for Outputs | V <sub>DDO</sub> , All outputs LOW/LOW              |        |          | 0.1  | mA    |
| T <sub>A</sub>                                                                    | Ambient Temperature                                           | Commercial grade                                    | -40    |          | 85   | °C    |

#### Note:

**Input Electrical Characteristics** 

| Symbol           | Parameters                    | Conditions | Min. | Тур. | Max. | Units |
|------------------|-------------------------------|------------|------|------|------|-------|
| R <sub>pu</sub>  | Internal pull up resistance   |            |      | 120  |      | ΚΩ    |
| R <sub>dn</sub>  | Internal pull down resistance |            |      | 120  |      | ΚΩ    |
| L <sub>PIN</sub> | Pin inductance                |            |      |      | 7    | nН    |

<sup>1.</sup> Input clock is not running.





### **SMBus Electrical Characteristics**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol               | Parameters                | Conditions                                     | Min.                       | Тур. | Max. | Units |
|----------------------|---------------------------|------------------------------------------------|----------------------------|------|------|-------|
| $V_{ m DDSMB}$       | Nominal bus voltage       |                                                | 1.7                        |      | 3.6  | V     |
|                      |                           | SMBus, $V_{DDSMB} = 3.3V$                      | 2.1                        |      | 3.6  |       |
| V <sub>IHSMB</sub>   | SMBus Input High Voltage  | SMBus, V <sub>DDSMB</sub> < 3.3V               | 0.65<br>V <sub>DDSMB</sub> |      |      | V     |
| 3.7                  | SMBus Input Low Voltage   | SMBus, $V_{DDSMB} = 3.3V$                      |                            |      | 0.6  | V     |
| V <sub>ILSMB</sub>   |                           | SMBus, V <sub>DDSMB</sub> < 3.3V               |                            |      | 0.6  | V     |
| I <sub>SMBSINK</sub> | SMBus sink current        | SMBus, at V <sub>OLSMB</sub>                   | 4                          |      |      | mA    |
| V <sub>OLSMB</sub>   | SMBus Output Low Voltage  | SMBus, at I <sub>SMBSINK</sub>                 |                            |      | 0.4  | V     |
| $f_{MAXSMB}$         | SMBus operating frequency | Maximum frequency                              |                            |      | 400  | kHz   |
| t <sub>RMSB</sub>    | SMBus rise time           | (Max $V_{IL}$ - 0.15) to (Min $V_{IH}$ + 0.15) |                            |      | 1000 | ns    |
| t <sub>FMSB</sub>    | SMBus fall time           | (Min $V_{IH}$ + 0.15) to (Max $V_{IL}$ - 0.15) |                            |      | 300  | ns    |

### **LVCMOS DC Electrical Characteristics**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol            | Parameters         | Conditions                                                                       | Min.                    | Тур.           | Max.                    | Units |
|-------------------|--------------------|----------------------------------------------------------------------------------|-------------------------|----------------|-------------------------|-------|
| $V_{\mathrm{IH}}$ | Input High Voltage | Single-ended inputs, except SMBus                                                | 0.75<br>V <sub>DD</sub> |                | V <sub>DD</sub><br>+0.3 | V     |
| $V_{IM}$          | Input Mid Voltage  | SADR_TRI                                                                         | $0.4 V_{ m DD}$         | $0.5V_{ m DD}$ | $0.6 V_{ m DD}$         | V     |
| $V_{\rm IL}$      | Input Low Voltage  | Single-ended inputs, except SMBus                                                | -0.3                    |                | 0.25<br>V <sub>DD</sub> | V     |
| $I_{IH}$          | Input High Current | Single-ended inputs, $V_{IN} = V_{DD}$                                           |                         |                | 5                       | μΑ    |
| $I_{IL}$          | Input Low Current  | Single-ended inputs, $V_{IN} = 0V$                                               | -5                      |                |                         | μΑ    |
| I <sub>IH</sub>   | Input High Current | Single-ended inputs with pull up / pull down resistor, $V_{\rm IN} = V_{\rm DD}$ |                         |                | 200                     | μΑ    |
| $I_{IL}$          | Input Low Current  | Single-ended inputs with pull up / pull down resistor, $V_{\rm IN}$ = 0V         | -200                    |                |                         | μΑ    |
| C <sub>IN</sub>   | Input Capacitance  |                                                                                  | 1.5                     |                | 5                       | pF    |





### **LVCMOS AC Electrical Characteristics**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol             | Parameters            | Conditions                                               | Min. | Тур. | Max. | Units  |
|--------------------|-----------------------|----------------------------------------------------------|------|------|------|--------|
| t <sub>OELAT</sub> | Output enable latency | Q start after OE# assertion Q stop after OE# deassertion | 1    |      | 3    | clocks |
| t <sub>PDLAT</sub> | PD# de-assertion      | Differential outputs enable after PD# de-<br>assertion   |      | 20   | 300  | us     |

# **HCSL Input Characteristics(1)**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol             | Parameters                              | Conditions                                                                                         | Min. | Тур. | Max. | Units |
|--------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>IHDIF</sub> | Diff. Input High Voltage <sup>(3)</sup> | IN+, IN-, single-end measurement                                                                   | 600  | 800  | 1150 | mV    |
| V <sub>ILDIF</sub> | Diff. Input Low Voltage <sup>(3)</sup>  | IN+, IN-, single-end measurement                                                                   | -300 | 0    | 300  | mV    |
| V <sub>COM</sub>   | Diff. Input Common Mode<br>Voltage      |                                                                                                    | 150  |      | 1000 | mV    |
| V <sub>SWING</sub> | Diff. Input Swing Voltage               | Peak to peak value (V <sub>IHDIF</sub> - V <sub>ILDIF)</sub>                                       | 300  |      | 1450 | mV    |
| $f_{IN}$           | Input Frequency                         |                                                                                                    | 1    |      | 200  | MHz   |
| t <sub>STAB</sub>  | Clock stabilization                     | From $V_{\rm DD}$ Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock |      | 0.6  | 1.0  | ms    |
| t <sub>RF</sub>    | Diff. Input Slew Rate <sup>(2)</sup>    | Measured differentially                                                                            | 0.4  |      | 8    | V/ns  |
| I <sub>IN</sub>    | Diff. Input Leakage Current             | $V_{IN} = V_{DD}, V_{IN} = GND$                                                                    | -5   | 0.01 | 5    | uA    |
| $t_{DC}$           | Diff. Input Duty Cycle                  | Measured differentially                                                                            | 45   |      | 55   | %     |
| tj <sub>c-c</sub>  | Diff. Input Cycle to cycle jitter       | Measured differentially                                                                            |      |      | 125  | ps    |

#### Note:

- 1. Guaranteed by design and characterization, not 100% tested in production
- 2. Slew rate measured through +/-75mV window centered around differential zero
- 3. The device can be driven by a single-ended clock by driving the true clock and biasing the complement clock input to the Vbias, where Vbias is  $(V_{IH}-V_{IL})/2$





### **HCSL Output Characteristics**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol            | Parameters                                          | Condition                                                 | Min. | Тур. | Max. | Units |
|-------------------|-----------------------------------------------------|-----------------------------------------------------------|------|------|------|-------|
| V <sub>OH</sub>   | Output Voltage High <sup>(1)</sup>                  | Statistical measurement on single-ended                   | 660  | 770  | 850  | mV    |
| V <sub>OL</sub>   | Output Voltage Low <sup>(1)</sup>                   | signal using oscilloscope math function                   | -150 |      | 150  | mV    |
| V <sub>OMAX</sub> | Output Voltage Maximum <sup>(1)</sup>               | Measurement on single ended signal using                  |      | 800  | 1150 | mV    |
| V <sub>OMIN</sub> | Output Voltage Minimum <sup>(1)</sup>               | Measurement on single ended signal using   absolute value | -300 | -15  |      | mV    |
| Voswing           | Output Swing Voltage <sup>(1,2,3)</sup>             | Scope averaging off                                       | 300  | 1536 |      | mV    |
| V <sub>OC</sub>   | Output Cross Voltage <sup>(1,2,4)</sup>             |                                                           | 250  | 430  | 550  | mV    |
| DV <sub>OC</sub>  | V <sub>OC</sub> Magnitude Change <sup>(1,2,5)</sup> |                                                           |      | 10   | 140  | mV    |

#### Note:

- 1. At default SMBUS amplitude settings
- 2. Guaranteed by design and characterization, not 100% tested in production
- 3. Measured from differential waveform
- 4. This one is defined as voltage where Q+ = Q- measured on a component test board and only applied to the differential rising edge
- 5. The total variation of all Vcross measurements in any particular system. This is a subset of Vcross\_min/max allowed.





# **HCSL Output AC Characteristics**

Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions

| Symbol               | Parameters                                                | Condition                                           | Min. | Typ. | Max. | Units |
|----------------------|-----------------------------------------------------------|-----------------------------------------------------|------|------|------|-------|
| f <sub>OUT</sub>     | Output Frequency                                          |                                                     |      | 100  |      | MHz   |
|                      | Slew rate <sup>(1,2,3)</sup>                              | Scope averaging on fast setting                     | 1.7  | 2.9  | 4.0  | V/ns  |
| t <sub>RF</sub>      | Siew rate                                                 | Scope averaging on slow setting                     | 1.1  | 2.0  | 3.4  | V/ns  |
| $Dt_{RF}$            | Slew rate matching <sup>(1,2,4)</sup>                     | Scope averaging on                                  |      | 7    | 20   | %     |
| t <sub>SKEW</sub>    | Output Skew <sup>(1,2)</sup>                              | Averaging on, $V_T = 50\%$                          |      | 43   | 50   | ps    |
| t <sub>PDELAY</sub>  | Propagation delay                                         | $V_T = 50\%$                                        | 3000 | 3600 | 4500 | ps    |
| tj <sub>c-c</sub>    | Cycle to cycle jitter <sup>(1,2)</sup>                    | Additive jitter                                     |      | 0.1  | 5    | ps    |
| $t_{DCD}$            | Duty Cycle Distortion <sup>(1,7)</sup>                    | Measured differentially, at 100MHz                  | -1   | 0    | 1    | %     |
|                      |                                                           | PCIe Gen 1                                          |      | 0.6  | 5    | ps    |
|                      |                                                           | PCIe Gen 2 Low Band, 10kHz < f < 1.5MHz             |      | 0.1  | 0.3  | ps    |
| tj <sub>PHASEA</sub> | Additive Integrated phase jitter (RMS) <sup>(1,5,8)</sup> | PCIe Gen 2 High Band, 1.5MHz < f < Nyquist (50MHz)  |      | 0.05 | 0.1  | ps    |
|                      | jitter (KWIS)                                             | PCIe Gen 3 (PLL BW of 2-4 or 2-5MHz,<br>CDR =10MHz) |      | 0.05 | 0.1  | ps    |
|                      |                                                           | PCIe Gen 4 (PLL BW of 2-4 or 2-5MHz,<br>CDR =10MHz) |      | 0.03 | 0.05 | ps    |
| t <sub>STARTUP</sub> | Start up time                                             |                                                     |      |      | 2    | ms    |

#### Note:

- 1. Guaranteed by design and characterization, not 100% tested in production
- 2. Measured from differential waveform
- $3. \ Slew\ rate\ is\ measured\ through\ the\ Vswing\ voltage\ range\ centered\ around\ differential\ 0V,\ within\ +/-150mV\ window$
- 4. Slew rate matching applies to rising edge rate for Q+ and falling edge rate for Q-. It is measured using a +/-75mV window centered on the average cross point
- 5. See http://www.pcisig.com for complete specs
- 6. Sample size of at least 100k cycles. This can be extrapolated to 108ps pk-pk @ 1M cycles for a BER of  $10^{-12}\,$
- 7. Duty cycle distortion is the difference in duty cycle between the out and input clock
- 8. For additive jitter RMS value is calculated by the following equation = SQRT [(total jitter) $^{*2}$  (input jitter) $^{*2}$ ]





### **SMBus Serial Data Interface**

PI6CBF18501 is a slave only device that supports block read and block write protocol using a single 7-bit address and read/write bit as shown below.

Read and write block transfers can be stopped after any complete byte transfer.

**Address Assignment** 

| A6 | A5 | A4 | A3 | A2           | A1                | A0   | R/W |
|----|----|----|----|--------------|-------------------|------|-----|
| 1  | 1  | 0  | 1  | See SBMus Ad | dress Selection t | able | 1/0 |

Note: SMBus address is latched on SADR pin

#### **How to Write**

| 1 bit     | 7 bits | 1 bit | 1 bit | 8 bits                              | 1 bit | 8 bits                 | 1 bit | 8 bits                  | 1 bit | 8 bits                   | 1 bit | 1 bit    |
|-----------|--------|-------|-------|-------------------------------------|-------|------------------------|-------|-------------------------|-------|--------------------------|-------|----------|
| Start bit | Add.   | W(0)  | Ack   | Beginning<br>Byte loca-<br>tion = N | Ack   | Data Byte<br>count = X | Ack   | Beginning Data Byte (N) | Ack   | <br>Data Byte<br>(N+X-1) | Ack   | Stop bit |

#### **How to Read**

| 1 bit     | 7 bits  | 1 bit | 1 bit | 8 bits                      | 1 bit | 1 bit               | 7 bits  | 1 bit | 1 bit | 8 bits                 | 1 bit | 8 bits                  | 1 bit |
|-----------|---------|-------|-------|-----------------------------|-------|---------------------|---------|-------|-------|------------------------|-------|-------------------------|-------|
| Start bit | Address | W(0)  | Ack   | Beginning Byte location = N | Ack   | Repeat<br>Start bit | Address | R(1)  | Ack   | Data Byte<br>count = X | Ack   | Beginning Data Byte (N) | Ack   |

|  | 8 bits    | 1 bit  | 1 bit    |
|--|-----------|--------|----------|
|  | Data Byte | NA ole | Stop hit |
|  | (N+X-1)   | NAck   | Stop bit |





# Byte 0: Output Enable Register<sup>(1)</sup>

| Bit | Control Function | Description      | Туре | Power Up<br>Condition | 0       | 1       |
|-----|------------------|------------------|------|-----------------------|---------|---------|
| 7   | Reserved         |                  |      | 1                     |         |         |
| 6   | Q4_OE            | Q4 output enable | RW   | 1                     | Low/Low | Enabled |
| 5   | Reserved         |                  |      | 1                     |         |         |
| 4   | Q3_OE            | Q3 output enable | RW   | 1                     | Low/Low | Enabled |
| 3   | Q2_OE            | Q2 output enable | RW   | 1                     | Low/Low | Enabled |
| 2   | Q1_OE            | Q1 output enable | RW   | 1                     | Low/Low | Enabled |
| 1   | Reserved         |                  |      | 1                     |         |         |
| 0   | Q0_OE            | Q0 output enable | RW   | 1                     | Low/Low | Enabled |

#### Note:

### **Byte 1: Output Amplitude Control Register**

| Bit | Control Function | Description               | Туре | Power Up<br>Condition | 0                   | 1              |  |
|-----|------------------|---------------------------|------|-----------------------|---------------------|----------------|--|
| 7   | Reserved         |                           |      | 0                     |                     |                |  |
| 6   | Reserved         |                           |      | 1                     |                     |                |  |
| 5   | Reserved         |                           |      | 0                     |                     |                |  |
| 4   | Reserved         |                           |      | 0                     |                     |                |  |
| 3   | Reserved         |                           |      | 1                     |                     |                |  |
| 2   | Reserved         |                           |      | 1                     |                     |                |  |
| 1   | Amplitude1       | Control output and itself | RW   | 1                     | '00' = 0.6V, '01' = | = 0.7V, '10' = |  |
| 0   | Amplitude0       | Control output amplitude  | RW 0 |                       | 0.8V, '11' = 0.9V   |                |  |

### Byte 2: Differential Output Slew Rate Control Register

| Bit | Control Function | Description             | Type | Power Up<br>Condition | 0            | 1            |
|-----|------------------|-------------------------|------|-----------------------|--------------|--------------|
| 7   | Reserved         |                         |      | 1                     |              |              |
| 6   | SLEWRATECTR_Q4   | Control slew rate of Q4 | RW   | 1                     | Slow setting | Fast setting |
| 5   | Reserved         |                         |      | 1                     |              |              |
| 4   | SLEWRATECTR_Q3   | Control slew rate of Q3 | RW   | 1                     | Slow setting | Fast setting |
| 3   | SLEWRATECTR_Q2   | Control slew rate of Q2 | RW   | 1                     | Slow setting | Fast setting |
| 2   | SLEWRATECTR_Q1   | Control slew rate of Q1 | RW   | 1                     | Slow setting | Fast setting |
| 1   | Reserved         |                         |      | 1                     |              |              |
| 0   | SLEWRATECTR_Q0   | Control slew rate of Q0 | RW   | 1                     | Slow setting | Fast setting |

<sup>1.</sup> A low on these bits will override the OE# pins and force the differential outputs to Low/Low states





# **Byte 3: Reserved**

| Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 |
|-----|------------------|-------------|------|-----------------------|---|---|
| 7   | Reserved         |             |      | 1                     |   |   |
| 6   | Reserved         |             |      | 1                     |   |   |
| 5   | Reserved         |             |      | 0                     |   |   |
| 4   | Reserved         |             |      | 0                     |   |   |
| 3   | Reserved         |             |      | 0                     |   |   |
| 2   | Reserved         |             |      | 1                     |   |   |
| 1   | Reserved         |             |      | 1                     |   |   |
| 0   | Reserved         |             |      | 1                     |   |   |

### **Byte 4: Reserved**

| Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 |
|-----|------------------|-------------|------|-----------------------|---|---|
| 7:0 | Reserved         |             |      | 1                     |   |   |

# Byte 5: Revision and Vendor ID Register

| Bit | Control Function | Description  | Туре | Power Up<br>Condition | 0              | 1 |  |
|-----|------------------|--------------|------|-----------------------|----------------|---|--|
| 7   | RID3             |              | R    | 0                     |                |   |  |
| 6   | RID2             | n · · · · ID | R    | 0                     | D 0000         |   |  |
| 5   | RID1             | Revision ID  | R    | 0                     | Rev = 0000     |   |  |
| 4   | RID0             |              | R    | 0                     |                |   |  |
| 3   | PVID3            |              | R    | 0                     |                |   |  |
| 2   | PVID3            | W L ID       | R    | 0                     | D : 0011       |   |  |
| 1   | PVID3            | Vendor ID    | R    | 1                     | Pericom = 0011 |   |  |
| 0   | PVID3            |              | R    | 1                     |                |   |  |

12





# Byte 6: Device Type/Device ID Register

| Bit | Control Function | Description | Туре | Power Up<br>Condition | 0                | 1     |  |
|-----|------------------|-------------|------|-----------------------|------------------|-------|--|
| 7   | DTYPE1           | Desire      | R    | 0                     |                  |       |  |
| 6   | DTYPE0           | Device type | R    | 1                     |                  |       |  |
| 5   | DID5             |             | R    | 0                     |                  |       |  |
| 4   | DID4             |             | R    | 0                     |                  |       |  |
| 3   | DID3             | Device ID   | R    | 0                     | 000110 binary    | 16Uov |  |
| 2   | DID2             | Device ID   | R    | 1                     | 000110 binary, ( | лопех |  |
| 1   | DID1             |             | R    | 1                     |                  |       |  |
| 0   | DID0             |             | R    | 0                     |                  |       |  |

# **Byte 7: Byte Count Register**

| Bit | Control Function | Description            | Туре | Power Up<br>Condition | 0                                                                                            | 1 |  |
|-----|------------------|------------------------|------|-----------------------|----------------------------------------------------------------------------------------------|---|--|
| 7   | Reserved         |                        |      | 0                     |                                                                                              |   |  |
| 6   | Reserved         |                        |      | 0                     |                                                                                              |   |  |
| 5   | Reserved         |                        |      | 0                     |                                                                                              |   |  |
| 4   | BC4              |                        | RW   | 0                     |                                                                                              |   |  |
| 3   | BC3              | Byte count programming | RW   | 1                     | Writing to this register will configure how many bytes will be read back, default is 8 bytes |   |  |
| 2   | BC2              |                        | RW   | 0                     |                                                                                              |   |  |
| 1   | BC1              |                        | RW   | 0                     |                                                                                              |   |  |
| 0   | BC0              |                        | RW   | 0                     |                                                                                              |   |  |





### Phase Noise Plots 100MHz HCSL Clock





Figure 1. Low Power HCSL Test Circuit



Figure 2. Differential Output Driving LVDS





# **Alternate Differential Output Terminations**

| Component        | Receiver with termination | Receiver without termination | Unit |
|------------------|---------------------------|------------------------------|------|
| $R_{1a}, R_{1b}$ | 10,000                    | 140                          | Ω    |
| $R_{2a}, R_{2b}$ | 5,600                     | 75                           | Ω    |
| $C_{\mathbb{C}}$ | 0.1                       | 0.1                          | μF   |
| $V_{CM}$         | 1.2                       | 1.2                          | V    |



Figure 3. Power Supply Filter

# **Part Marking**

PI6CBF18 501ZLAIE YYWWXX

YY: Year

WW: Workweek

1st X: Assembly Code 2nd X: Fab Code





# Packaging Mechanical: 40-TQFN (ZLA)



15-0019

### For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/

### **Ordering Information**

| Ordering Code         | Package Code | Package Description                            | Pin 1 Location   |
|-----------------------|--------------|------------------------------------------------|------------------|
| PI6CBF18501ZLAIEX     | ZLA          | 40-Contact, Very Thin Quad Flat No-Lead (TQFN) | Top Right Corner |
| PI6CBF18501ZLAIEX-13R | ZLA          | 40-Contact, Very Thin Quad Flat No-Lead (TQFN) | Top Left Corner  |

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. I = Industrial
- 5. E = Pb-free and Green
- 6. X suffix = Tape/Reel
- $7.\ For\ packaging\ detail,\ go\ to\ our\ website\ at:\ https://www.diodes.com/assets/MediaList-Attachments/Diodes-Package-Information.pdf$