# ne<mark>x</mark>peria

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <u>http://www.nxp.com</u>, <u>http://www.philips.com/</u> or <u>http://www.semiconductors.philips.com/</u>, use <u>http://www.nexperia.com</u>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use **salesaddresses@nexperia.com** (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 

Rev. 4 — 21 November 2011

**Product data sheet** 

### 1. Product profile

#### 1.1 General description

NPN/PNP double Resistor-Equipped Transistors (RET) in Surface-Mounted Device (SMD) plastic packages.

| Table 1. | Product       | overview  |
|----------|---------------|-----------|
|          | 1 I O G G O L | 010111011 |

| Type number |        |       | NPN/NPN    | Package    |                              |
|-------------|--------|-------|------------|------------|------------------------------|
|             | NXP    | JEITA | complement | complement | configuration                |
| PEMD12      | SOT666 | -     | PEMB2      | PEMH2      | ultra small and flat<br>lead |
| PUMD12      | SOT363 | SC-88 | PUMB2      | PUMH2      | very small                   |

### 1.2 Features and benefits

- 100 mA output current capability
- Built-in bias resistors
- Simplifies circuit design

### **1.3 Applications**

\_ . . .

Low current peripheral driver

. . . .

- Control of IC inputs
- Replaces general-purpose transistors in digital applications

#### 1.4 Quick reference data

| Table 2.         | Quick reference data          |                 |               |     |     |      |
|------------------|-------------------------------|-----------------|---------------|-----|-----|------|
| Symbol           | Parameter                     | Conditions      | Min           | Тур | Max | Unit |
| Per trans        | istor; for the PNP transistor | (TR2) with nega | tive polarity |     |     |      |
| V <sub>CEO</sub> | collector-emitter voltage     | open base       | -             | -   | 50  | V    |
| lo               | output current                |                 | -             | -   | 100 | mA   |
| R1               | bias resistor 1 (input)       |                 | 33            | 47  | 61  | kΩ   |
| R2/R1            | bias resistor ratio           |                 | 0.8           | 1   | 1.2 |      |



- Reduces component count
- Reduces pick and place costs
- AEC-Q101 qualified

1 | 2 3 006aaa143

### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$

### 2. Pinning information

| Table 3. | Pinning                |                    |                |
|----------|------------------------|--------------------|----------------|
| Pin      | Description            | Simplified outline | Graphic symbol |
| 1        | GND (emitter) TR1      |                    |                |
| 2        | input (base) TR1       | 6 5 4              |                |
| 3        | output (collector) TR2 |                    |                |
| 4        | GND (emitter) TR2      |                    |                |
| 5        | input (base) TR2       |                    |                |
| 6        | output (collector) TR1 | 001aab555          |                |

### 3. Ordering information

#### Table 4.Ordering information

| Type number | Package |                                          |         |
|-------------|---------|------------------------------------------|---------|
|             | Name    | Description                              | Version |
| PEMD12      | -       | plastic surface-mounted package; 6 leads | SOT666  |
| PUMD12      | SC-88   | plastic surface-mounted package; 6 leads | SOT363  |

### 4. Marking

| Table 5. Marking codes |                             |
|------------------------|-----------------------------|
| Type number            | Marking code <sup>[1]</sup> |
| PEMD12                 | D2                          |
| PUMD12                 | D*1                         |

[1] \* = placeholder for manufacturing site code

### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$

### 5. Limiting values

| Symbol           | Parameter                    | Conditions                            | Min             | Max  | Unit |
|------------------|------------------------------|---------------------------------------|-----------------|------|------|
| Per transis      | stor; for the PNP transistor | (TR2) with negative                   | e polarity      |      |      |
| V <sub>CBO</sub> | collector-base voltage       | open emitter                          | -               | 50   | V    |
| V <sub>CEO</sub> | collector-emitter voltage    | open base                             | -               | 50   | V    |
| V <sub>EBO</sub> | emitter-base voltage         | open collector                        | -               | 10   | V    |
| VI               | input voltage TR1            |                                       |                 |      |      |
|                  | positive                     |                                       | -               | +40  | V    |
|                  | negative                     |                                       | -               | -10  | V    |
|                  | input voltage TR2            |                                       |                 |      |      |
|                  | positive                     |                                       | -               | +10  | V    |
|                  | negative                     |                                       | -               | -40  | V    |
| lo               | output current               |                                       | -               | 100  | mA   |
| I <sub>CM</sub>  | peak collector current       | single pulse; $t_p \leq 1 \text{ ms}$ | -               | 100  | mA   |
| P <sub>tot</sub> | total power dissipation      | $T_{amb} \le 25 \ ^{\circ}C$          |                 |      |      |
|                  | PEMD12 (SOT666)              |                                       | <u>[1][2]</u> _ | 200  | mW   |
|                  | PUMD12 (SOT363)              |                                       | <u>[1]</u> -    | 200  | mW   |
| Per device       | )                            |                                       |                 |      |      |
| P <sub>tot</sub> | total power dissipation      | $T_{amb} \le 25 \ ^{\circ}C$          |                 |      |      |
|                  | PEMD12 (SOT666)              |                                       | <u>[1][2]</u> _ | 300  | mW   |
|                  | PUMD12 (SOT363)              |                                       | <u>[1]</u> -    | 300  | mW   |
| T <sub>j</sub>   | junction temperature         |                                       | -               | 150  | °C   |
| T <sub>amb</sub> | ambient temperature          |                                       | -65             | +150 | °C   |
| T <sub>stg</sub> | storage temperature          |                                       | -65             | +150 | °C   |

[1] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard footprint.

[2] Reflow soldering is the only recommended soldering method.

NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 



### 6. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Min             | Тур | Max | Unit |
|----------------------|---------------------------------------------|-------------|-----------------|-----|-----|------|
| Per transi           | istor                                       |             |                 |     |     |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |                 |     |     |      |
|                      | PEMD12 (SOT666)                             |             | <u>[1][2]</u> _ | -   | 625 | K/W  |
|                      | PUMD12 (SOT363)                             |             | <u>[1]</u> _    | -   | 625 | K/W  |
| Per devic            | е                                           |             |                 |     |     |      |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |                 |     |     |      |
|                      | PEMD12 (SOT666)                             |             | [1][2] _        | -   | 417 | K/W  |
|                      | PUMD12 (SOT363)                             |             | <u>[1]</u> _    | -   | 417 | K/W  |

[1] Device mounted on an FR4 PCB, single-sided copper, tin-plated and standard footprint.

[2] Reflow soldering is the only recommended soldering method.

PEMD12\_PUMD12 Product data sheet

### PEMD12; PUMD12

NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 



NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 

### 7. Characteristics

| Symbol              | Parameter                               | Conditions                                                            | Mi         | n Typ | Max | Unit |
|---------------------|-----------------------------------------|-----------------------------------------------------------------------|------------|-------|-----|------|
| Per trans           | sistor; for the PNP trans               | sistor (TR2) with negative                                            | e polar    | ity   |     |      |
| I <sub>CBO</sub>    | collector-base cut-off<br>current       | $V_{CB} = 50 \text{ V}; I_E = 0 \text{ A}$                            | -          | -     | 100 | nA   |
| 010                 | collector-emitter cut-off               | $V_{CE} = 30 \text{ V}; \text{ I}_{B} = 0 \text{ A}$                  | -          | -     | 1   | μA   |
|                     | current                                 | $V_{CE} = 30 \text{ V}; I_B = 0 \text{ A};$<br>$T_j = 150 \text{ °C}$ | -          | -     | 5   | μA   |
| I <sub>EBO</sub>    | emitter-base cut-off<br>current         | $V_{EB} = 5 \text{ V}; I_{C} = 0 \text{ A}$                           | -          | -     | 90  | μΑ   |
| h <sub>FE</sub>     | DC current gain                         | $V_{CE} = 5 \text{ V}; I_{C} = 5 \text{ mA}$                          | 80         | -     | -   |      |
| V <sub>CEsat</sub>  | collector-emitter<br>saturation voltage | $I_{\rm C}$ = 10 mA;<br>$I_{\rm B}$ = 0.5 mA                          | -          | -     | 150 | mV   |
| V <sub>I(off)</sub> | off-state input voltage                 | $V_{CE}$ = 5 V; $I_{C}$ = 100 $\mu$ A                                 | -          | 1.2   | 0.8 | V    |
| V <sub>I(on)</sub>  | on-state input voltage                  | $V_{CE} = 0.3 \text{ V}; I_{C} = 2 \text{ mA}$                        | 3          | 1.6   | -   | V    |
| R1                  | bias resistor 1 (input)                 |                                                                       | 33         | 47    | 61  | kΩ   |
| R2/R1               | bias resistor ratio                     |                                                                       | 0.8        | 5 1   | 1.2 |      |
| C <sub>c</sub>      | collector capacitance                   | $V_{CB}$ = 10 V;<br>$I_E$ = $i_e$ = 0 A; f = 1 MHz                    |            |       |     |      |
|                     | TR1 (NPN)                               |                                                                       | -          | -     | 2.5 | pF   |
|                     | TR2 (PNP)                               |                                                                       | -          | -     | 3   | pF   |
| f <sub>T</sub>      | transition frequency                    | $V_{CE}$ = 5 V; I <sub>C</sub> = 10 mA;<br>f = 100 MHz                | <u>[1]</u> |       |     |      |
|                     | TR1 (NPN)                               |                                                                       | -          | 230   | -   | MHz  |
|                     | TR2 (PNP)                               |                                                                       | -          | 180   | -   | MHz  |

[1] Characteristics of built-in transistor

PEMD12\_PUMD12

### PEMD12; PUMD12

#### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$



### PEMD12; PUMD12

#### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$



PEMD12\_PUMD12

8 of 16

### PEMD12; PUMD12

#### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$



PEMD12\_PUMD12 Product data sheet NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 

### 8. Test information

### 8.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q101* - *Stress test qualification for discrete semiconductors*, and is suitable for use in automotive applications.

### 9. Package outline



### **10. Packing information**

#### Table 9. Packing methods

The indicated -xxx are the last three digits of the 12NC ordering code.[1]

| Туре   | Package | Description                        |     | Packing quantity |      |      |       |
|--------|---------|------------------------------------|-----|------------------|------|------|-------|
| number |         |                                    |     | 3000             | 4000 | 8000 | 10000 |
| PEMD12 | SOT666  | 2 mm pitch, 8 mm tape and reel     |     | -                | -    | -315 | -     |
|        |         | 4 mm pitch, 8 mm tape and reel     |     | -                | -115 | -    | -     |
| PUMD12 | SOT363  | 4 mm pitch, 8 mm tape and reel; T1 | [2] | -115             | -    | -    | -135  |
|        |         | 4 mm pitch, 8 mm tape and reel; T2 | [3] | -125             | -    | -    | -165  |

[1] For further information and the availability of packing methods, see Section 14.

- [2] T1: normal taping
- [3] T2: reverse taping

NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 

### 11. Soldering



PEMD12\_PUMD12

NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 



PEMD12\_PUMD12

### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$

### 12. Revision history

| Document ID       | Release date                                                                                                                              | Data sheet status                                                                                  | Change notice | Supersedes                            |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|---------------------------------------|--|--|
| PEMD12_PUMD12 v.4 | 20111121                                                                                                                                  | Product data sheet                                                                                 | -             | PEMD12_PUMD12 v.3                     |  |  |
| Modifications:    | <ul> <li>The format of this document has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> |                                                                                                    |               |                                       |  |  |
|                   | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                              |                                                                                                    |               |                                       |  |  |
|                   | Section 1 "F                                                                                                                              | Product profile": updated                                                                          |               |                                       |  |  |
|                   | Section 4 "M                                                                                                                              | Marking": updated                                                                                  |               |                                       |  |  |
|                   | • Figure 1 to                                                                                                                             | <u>15</u> : added                                                                                  |               |                                       |  |  |
|                   | <ul> <li><u>Section 6 "Thermal characteristics"</u>: updated</li> </ul>                                                                   |                                                                                                    |               |                                       |  |  |
|                   |                                                                                                                                           | <u>aracteristics"</u> : V <sub>i(on)</sub> redefinec<br>ite input voltage, I <sub>CEO</sub> update |               | t voltage, V $_{i(off)}$ redefined to |  |  |
|                   | Section 8 "1                                                                                                                              | Test information": added                                                                           |               |                                       |  |  |
|                   | Section 9 "Package outline": superseded by minimized package outline drawings                                                             |                                                                                                    |               |                                       |  |  |
|                   | <ul> <li><u>Section 10 "Packing information"</u>: added</li> </ul>                                                                        |                                                                                                    |               |                                       |  |  |
|                   | Section 11 "Soldering": added                                                                                                             |                                                                                                    |               |                                       |  |  |
|                   | Section 13 '                                                                                                                              | "Legal information": updated                                                                       |               |                                       |  |  |
| PEMD12_PUMD12 v.3 | 20031008                                                                                                                                  | Product data sheet                                                                                 | -             | PEMD12 v.2                            |  |  |
| PEMD12 v.2        | 20011107                                                                                                                                  | Product specification                                                                              | -             | PEMD12 v.1                            |  |  |
| PEMD12 v.1        | 20010830                                                                                                                                  | Preliminary specification                                                                          | -             | -                                     |  |  |
| PUMD12 v.2        | 20010216                                                                                                                                  | Product specification                                                                              | -             | PUMD12 v.1                            |  |  |
| PUMD12 v.1        | 19990426                                                                                                                                  | Product specification                                                                              |               | -                                     |  |  |

PEMD12\_PUMD12 **Product data sheet**  NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$ 

### **13. Legal information**

#### 13.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 13.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 13.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

14 of 16

Rev. 4 — 21 November 2011

#### NPN/PNP resistor-equipped transistors; R1 = 47 k $\Omega$ , R2 = 47 k $\Omega$

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

### 13.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 14. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com