

# QUICKSWITCH® PRODUCTS HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ACTIVE LOW ENABLES

#### FEATURES:

- · Enhanced N channel FET with no inherent diode to Vcc
- Pin compatible with the 74'125 function
- · Zero propagation delay, zero added ground bounce
- · Undershoot clamp diodes on all switch and control inputs
- · Available in QSOP and SOIC packages

## APPLICATIONS:

- Hot-swapping, hot-docking
- Voltage translation (5V to 3.3V)
- Power conservation
- Capacitance reduction and isolation (mass storage, work stations)
- Logic replacement (data processing)
- Clock gating
- · Bus isolation

## DESCRIPTION:

The QS3125 provides a set of four high-speed low resistance CMOS switches connecting inputs to outputs without propagation delay and without generating additional ground bounce noise. Individual enables ( $\overline{OE}$ ) are used to turn on the switches. The QS3125 is ideal for signal and control switching since the device adds no noise, ground bounce, propagation delay, or significant power consumption to the system. The QS3125 can also be used for analog switching applications such as video.

QuickSwitch devices provide an order of magnitude faster speed than conventional logic devices.

The QS3125 is characterized for operation at -40°C to +85°C.

## FUNCTIONAL BLOCK DIAGRAM



1

#### INDUSTRIAL TEMPERATURE RANGE

### MAY 2019

# RENESAS

## QS3125

#### HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ENABLES

#### **INDUSTRIAL TEMPERATURE RANGE**

### PINCONFIGURATION



| TOP | VI | FW |
|-----|----|----|
| TUF | VI |    |

| Package Type | Package Code | Order Code |
|--------------|--------------|------------|
| QSOP         | PCG16        | QG         |

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol               | Description                           | Max         | Unit |
|----------------------|---------------------------------------|-------------|------|
| VTERM <sup>(2)</sup> | Supply Voltage to Ground              | –0.5 to +7  | V    |
| VTERM <sup>(3)</sup> | DC Switch Voltage Vs                  | –0.5 to +7  | V    |
| VTERM <sup>(3)</sup> | DC Input Voltage VIN                  | –0.5 to +7  | V    |
| VAC                  | AC Input Voltage (pulse width ≤20ns)  | -3          | V    |
| Ιουτ                 | DC Output Current                     | 120         | mA   |
| Рмах                 | Maximum Power Dissipation (TA = 85°C) | 0.5         | W    |
| Tstg                 | Storage Temperature                   | -65 to +150 | °C   |

NOTES:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Vcc terminals.

3. All terminals except Vcc .

#### CAPACITANCE (TA = $+25^{\circ}$ C, f = 1MHz, VIN = 0V, VOUT = 0V)

| Pins                              | Тур. | Max. <sup>(1)</sup> | Unit |
|-----------------------------------|------|---------------------|------|
| OE (Inputs)                       | 3    | 5                   | pF   |
| Quickswitch Channels (Switch OFF) | 5    | 7                   | pF   |

NOTE:

1. This parameter is guaranteed but not production tested.

## **PIN DESCRIPTION**

| Pin Names | I/O | Description       |
|-----------|-----|-------------------|
| 1a - 4a   | I/O | Bus A             |
| 1y - 4y   | I/O | Bus Y             |
| 10E - 40E | I   | Bus Switch Enable |

### FUNCTION TABLE<sup>(1)</sup>

| XOE | хА | хҮ | Function   |
|-----|----|----|------------|
| L   | Н  | Н  | Connect    |
| L   | L  | L  | Connect    |
| Н   | Х  | Х  | Disconnect |

NOTE:

1. H = HIGH Voltage Level

L = LOW Voltage Level

X = Don't Care



|              | TOP VIEW     |            |
|--------------|--------------|------------|
| Package Type | Package Code | Order Code |
| SOIC         | DCG14        | S1G        |

# RENESAS

#### QS3125 HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ENABLES

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified: Industrial: TA =  $-40^{\circ}$ C to  $+85^{\circ}$ C, VCC = 5V  $\pm$  5%

| Symbol | Parameter                              | Test Conditions                          | Min. | Тур. <sup>(1)</sup> | Max. | Unit |
|--------|----------------------------------------|------------------------------------------|------|---------------------|------|------|
| Vih    | Input HIGH Voltage                     | Guaranteed Logic HIGH for Control Inputs | 2    | _                   | _    | V    |
| Vil    | Input LOW Voltage                      | Guaranteed Logic LOW for Control Inputs  | —    | -                   | 0.8  | V    |
| lin    | Input Leakage Current (Control Inputs) | $0V \le VIN \le VCC$                     | _    | —                   | ±1   | μA   |
| loz    | Off-State Current (Hi-Z)               | $0V \le VOUT \le VCC$ , Switches OFF     | —    | _                   | ±1   | μA   |
| Ron    | Switch ON Resistance <sup>(2)</sup>    | VCC = Min., VIN = 0V, ION = 30mA         | _    | 5                   | 7    | Ω    |
|        |                                        | VCC = Min., VIN = 2.4V, ION = 15mA       |      | 10                  | 15   |      |
| Vp     | Pass Voltage <sup>(3)</sup>            | Vin = Vcc = 5V, lout = −5µA              | 3.7  | 4                   | 4.2  | V    |

NOTES:

1. Typical values are at Vcc = 5V and TA =  $25^{\circ}$ C.

2. Row is guaranteed but not production tested.

3. Pass voltage is guaranteed but not production tested.

# TYPICAL ON RESISTANCE vs VIN AT VCC = 5V







#### QS3125 HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ENABLES

## POWER SUPPLY CHARACTERISTICS

| Symbol | Parameter                                           | Test Conditions <sup>(1)</sup>                                          |      | Unit   |
|--------|-----------------------------------------------------|-------------------------------------------------------------------------|------|--------|
| lcco   | Quiescent Power Supply Current                      | Vcc = Max., VIN = GND or Vcc, f = 0                                     | 3    | μA     |
| Δlcc   | Power Supply Current per Input HIGH <sup>(2)</sup>  | Vcc = Max., VIN = 3.4V, f = 0                                           | 2.5  | mA     |
| ICCD   | Dynamic Power Supply Current per MHz <sup>(3)</sup> | Vcc = Max., A and Y Pins Open, Control Inputs Toggling @ 50% Duty Cycle | 0.25 | mA/MHz |

#### NOTES:

1. For conditions shown as Min. or Max., use the appropriate values specified under DC Electrical Characteristics.

2. Per TTL-driven input (VIN = 3.4V, control inputs only). A and Y pins do not contribute to  $\Delta$ Icc.

3. This current applies to the control inputs only and represents the current required to switch internal capacitance at the specified frequency. The A and Y inputs generate no significant AC or DC currents as they transition. This parameter is guaranteed but not production tested.

# SWITCHING CHARACTERISTICS OVER OPERATING RANGE

 $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 5V \pm 5\%$ 

CLOAD = 50pF, RLOAD =  $500\Omega$  unless otherwise noted.

| Symbol       | Parameter                             | Min. <sup>(1)</sup> | Тур. | Max.                | Unit |
|--------------|---------------------------------------|---------------------|------|---------------------|------|
| <b>t</b> PLH | Data Propagation Delay <sup>(2)</sup> | —                   | —    | 0.25 <sup>(3)</sup> | ns   |
| <b>t</b> PHL | A to Y                                |                     |      |                     |      |
| tPZL         | Switch Turn-On Delay                  | 1.5                 | —    | 6.5                 | ns   |
| tpzh         | OE to xA/xY                           |                     |      |                     |      |
| tplz         | Switch Turn-Off Delay <sup>(2)</sup>  | 1.5                 | —    | 5.5                 | ns   |
| tphz         | OE to xA/xY                           |                     |      |                     |      |

NOTES:

1. Minimums are guaranteed but not production tested.

2. This parameter is guaranteed but not production tested.

3. The bus switch contributes no propagation delay other than the RC delay of the ON resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25ns at CL = 50pF. Since this time constant is much smaller than the rise and fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side.

# RENESAS

#### QS3125 HIGH-SPEED CMOS QUADRUPLE BUS SWITCH WITH INDIVIDUAL ENABLES

INDUSTRIALTEMPERATURERANGE

#### ORDERING INFORMATION



Tube Tape and Reel

Industrial (-40°C to +85°C)

Green

Quarter Size Outline Package (PCG16) Small Outline IC (DCG14)

High Speed CMOS Quadruple Bus Switch with Individual Active Low Enables

## Orderable Part Information

| Speed<br>(ns) | Orderable Part ID | Pkg.<br>Code | Pkg.<br>Type | Temp.<br>Grade |
|---------------|-------------------|--------------|--------------|----------------|
|               | QS3125QG          | PCG16        | QSOP         | Ι              |
|               | QS3125QG8         | PCG16        | QSOP         | Ι              |
|               | QS3125S1G         | DCG14        | SOIC         | Ι              |
|               | QS3125S1G8        | DCG14        | SOIC         | I              |

## Datasheet Document History

| 02/08/2011 | Pg. 5   | Updated the ordering information by removing the "IDT" notation, non RoHS part and by adding                       |
|------------|---------|--------------------------------------------------------------------------------------------------------------------|
|            |         | Tape and Reel information.                                                                                         |
| 05/06/2019 | Pg. 2,6 | Added table under pin configuration diagram with detailed package information and orderable part information table |
|            |         | Updated the ordering information diagram in clearer detail.                                                        |