

## 3A, 2MHz, Synchronous Step-Down Converter

### **General Description**

The RT8082 is a high efficiency synchronous, step-down DC/DC converter. Its input voltage range is from 2.7V to 5.5V and provides an adjustable regulated output voltage from 1V to 5V while delivering up to 3A of output current.

The internal synchronous low on-resistance power switches increase efficiency and eliminate the need for an external Schottky diode. The switching ripple voltage is easily smoothed-out by small package filtering elements due to a fixed operating frequency of 2MHz. The 100% duty cycle provides low dropout operation extending battery input range in portable systems. Current mode operation with internal compensation allows the transient response to be optimized over a wide range of loads and output capacitors.

The RT8082 operates in forced continuous PWM Mode, which minimizes ripple voltage and reduces the noise and RF interference.

## **Ordering Information**



Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

### **Features**

- High Efficiency: Up to 95%
- 2MHz Fixed Frequency PWM Operation
- No Schottky Diode Required
- 1V Reference Allows Low Output Voltage
- Output Current up to 3A
- Forced Continuous Mode Operation
- Low Dropout Operation : 100% Duty Cycle
- Enable Function
- Power Good Function
- Internal Soft-Start
- RoHS Compliant and Halogen Free

### **Applications**

- LCDTV and Monitor
- Notebook Computers
- Distributed Power Systems
- IP Phones
- Digital Cameras

## **Marking Information**



0E=: Product Code YMDNN: Date Code

## Simplified Application Circuit



Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



# **Pin Configurations**



WDFN-12EL 3x3

# **Functional Pin Description**

| Pin No.                    | Pin Name | Pin Function                                                                                                                                                   |  |  |  |  |
|----------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1, 12                      | LX       | Internal Power MOSFET Switches Output. Connect these pins to the inductor together.                                                                            |  |  |  |  |
| 2, 11                      | VIN      | Power Input. Decouple this pin to GND with two 10μF capacitors.                                                                                                |  |  |  |  |
| 3, 10,<br>13 (Exposed Pad) | PGND     | Power Ground. The exposed pad must be soldered to a large PCB and connected to ground for maximum power dissipation.                                           |  |  |  |  |
| 4                          | AGND     | Analog Ground. Provides the return path for control circuit and internal reference.                                                                            |  |  |  |  |
| 5                          | BIAS     | Analog Power Input. Decouple this pin to AGND with a minimum $0.1 \mu \text{F}$ ceramic capacitor.                                                             |  |  |  |  |
| 6                          | FB       | Feedback Input. This pin is used to set the desired output voltage via an external resistive divider. The feedback reference voltage is 1V typically.          |  |  |  |  |
| 7                          | NC       | No Internal Connection.                                                                                                                                        |  |  |  |  |
| 8                          | EN       | Enable Control Input. Floating this pin or connecting this pin to logic high will enable the device and pulling this pin to logic low will disable the device. |  |  |  |  |
| 9                          | PGOOD    | Power Good Indicator. This pin is an open drain logic output that is pulled to ground when the output voltage is within $\pm 7\%$ of regulation point.         |  |  |  |  |

www.richtek.com



## **Function Block Diagram**



## **Operation**

During normal operation, the internal high side power switch (P-MOSFET) is turned on at the beginning of each clock cycle. Current in the inductor increases until the peak inductor current reaches the value defined by the output voltage ( $V_{COMP}$ ) of the error amplifier. The error amplifier adjusts its output voltage by comparing the feedback signal from a resistive voltage divider on the FB pin with an internal 1V reference. When the load current increases, it causes a reduction in the feedback voltage relative to the reference. The error amplifier increases its output voltage to allow the average inductor current traces the new load current. When the high side power MOSFET turns off, the low side power switch (N-MOSFET) turns on until the beginning of the next clock cycle.

DS8082-03 May 2016 www.richtek.com



# Absolute Maximum Ratings (Note 1)

| • • • • • • • • • • • • • • • • • • • •                                     |                |
|-----------------------------------------------------------------------------|----------------|
| • Supply Input Voltage, VIN, BIAS                                           | -0.3V to 6V    |
| • LX Pin Switch Voltage                                                     | -0.3V to 6.3V  |
| <20ns                                                                       |                |
| • Other Pins                                                                | -0.3V to 6.3V  |
| • LX Pin Switch Current                                                     | · 5A           |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                |
| WDFN-12EL 3x3                                                               | 1.667W         |
| Package Thermal Resistance (Note 2)                                         |                |
| WDFN-12EL 3x3, $\theta_{JA}$                                                | - 60°C/W       |
| WDFN-12EL 3x3, $\theta_{JC}$                                                | · 7°C/W        |
| • Junction Temperature                                                      | · 150°C        |
| • Lead Temperature (Soldering, 10 sec.)                                     | - 260°C        |
| Storage Temperature Range                                                   | -65°C to 150°C |
| • ESD Susceptibility (Note 3)                                               |                |
| HBM (Human Body Model)                                                      | · 2kV          |
|                                                                             |                |
| Recommended Operating Conditions (Note 4)                                   |                |
| • Supply Input Voltage                                                      | 2.7V to 5.5V   |

• Junction Temperature Range ----- --- -40°C to 125°C • Ambient Temperature Range ----- --- -40°C to 85°C

### **Electrical Characteristics**

 $(V_{IN} = V_{EN} = 3.6V, T_A = -40^{\circ}C \text{ to } 85^{\circ}C, \text{ unless otherwise specified})$ 

| Parameter                        | Symbol                 | Test Conditions                                       | Min  | Тур  | Max  | Unit |  |
|----------------------------------|------------------------|-------------------------------------------------------|------|------|------|------|--|
| Quiescent Current                | IQ                     | V <sub>FB</sub> = 0.9V, Not Switching                 |      | 570  | 900  | μА   |  |
| Shutdown Current                 | I <sub>SHDN</sub>      | $V_{EN} = 0V$                                         |      | 1    | 2    | μА   |  |
| Foodback Voltage                 | \/==                   | I <sub>LOAD</sub> = 100mA                             | 0.98 | 1    | 1.02 | —    |  |
| Feedback Voltage                 | $V_{FB}$               | I <sub>LOAD</sub> = 100mA, T <sub>A</sub> = 25°C      | 0.99 | 1    | 1.01 |      |  |
| Feedback Leakage Current         | I <sub>FB</sub>        |                                                       |      | 1    |      | nA   |  |
| Line Regulation                  |                        | I <sub>LOAD</sub> = 100mA                             |      | 0.07 |      | %/V  |  |
| Load Regulation                  |                        | 20mA < I <sub>LOAD</sub> < 3A                         |      | 0.2  | 0.5  | %    |  |
| Switching Frequency              | fosc                   |                                                       | 1.7  | 2    | 2.3  | MHz  |  |
| High Side Switch On-Resistance   | R <sub>DS(ON)</sub> _P | US(ON)_P                                              |      | 75   | 150  | m()  |  |
| Low Side Switch On-Resistance    | R <sub>DS(ON)_N</sub>  | $\frac{1}{1} I_{LX} = 0.5A$                           |      | 55   | 80   | mΩ   |  |
| Peak Current Limit               | I <sub>LIM</sub>       |                                                       | 3.5  | 5    |      | Α    |  |
| Under Voltage Lockout Threshold  | V <sub>UVLO</sub>      | V <sub>IN</sub> Rising                                | 2.35 | 2.45 | 2.6  | V    |  |
| Under Voltage Lockout Hysteresis | $\Delta V_{UVLO}$      |                                                       |      | 0.2  |      | V    |  |
| Davier Cood Diaina Threahald     |                        | V <sub>FB</sub> Rising (Good), T <sub>A</sub> = 25°C  |      | 93   | 90   | 0/   |  |
| Power Good Rising Threshold      |                        | V <sub>FB</sub> Rising (Fault), T <sub>A</sub> = 25°C |      | 107  | 110  | %    |  |



| Parameter                              | Symbol | Test Conditions                                        | Min | Тур  | Max | Unit |
|----------------------------------------|--------|--------------------------------------------------------|-----|------|-----|------|
| Dower Cood Folling Throshold           |        | V <sub>FB</sub> Falling (Fault), T <sub>A</sub> = 25°C |     | 93   | 90  | 0/   |
| Power Good Falling Threshold           |        | V <sub>FB</sub> Falling (Good), T <sub>A</sub> = 25°C  |     | 107  | 110 | %    |
| Power Good Resistance                  |        | I <sub>PGOOD</sub> = 500μA                             |     | 145  | 250 | Ω    |
| Enable Threshold Voltage               |        | EN Rising                                              | 0.5 | 0.85 | 1.3 | V    |
| Enable Voltage Hysteresis              |        |                                                        |     | 50   |     | mV   |
| Enable Input Current                   |        |                                                        |     | 0.1  | 2   | μА   |
| Over Temperature Protection            |        |                                                        |     | 160  |     | °C   |
| Over Temperature Protection Hysteresis |        |                                                        |     | 20   |     | °C   |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}C$  on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.

Copyright © 2016 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



# **Typical Application Circuit**



Note: Using all Ceramic Capacitors

**Table 1. Suggested Components Selection** 

| V <sub>OUT</sub> (V) | <b>R1 (k</b> Ω) | <b>R2 (k</b> Ω) | C <sub>FF</sub> (pF) | <b>L (</b> μ <b>H)</b> | C <sub>OUT</sub> (μF) |
|----------------------|-----------------|-----------------|----------------------|------------------------|-----------------------|
| 3.3                  | 27.6            | 12              | 82                   | 2                      | 10 x 2                |
| 2.5                  | 18              | 12              | 330                  | 1.5                    | 10 x 2                |
| 1.8                  | 9.6             | 12              | 150                  | 1                      | 10 x 2                |
| 1.5                  | 6               | 12              | Open                 | 1                      | 10 x 2                |
| 1.2                  | 6               | 30              | 180                  | 0.76                   | 10 x 2                |
| 1.1                  | 3               | 30              | 220                  | 0.68                   | 10 x 2                |



## **Typical Operating Characteristics**













Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS8082-03 May 2016 www.richtek.com















Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.







 $V_{IN} = 3.3V$ ,  $V_{OUT} = 1.83V$ ,  $I_{OUT} = 0A$ 



 $V_{IN} = 3.3 \vec{V}$ ,  $V_{OUT} = 1.83 \vec{V}$ ,  $I_{OUT} = 3 \vec{A}$ 

Time (250ns/Div)



Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS8082-03 May 2016 www.richtek.com







### **Application Information**

This IC is a single phase Buck PWM converter. It provides single feedback loop, current mode control with fast transient response. An internal 1V reference allows the output voltage to be precisely regulated for low output voltage applications. A fixed switching frequency (2MHz) oscillator and internal compensation are integrated to minimize external component count.

### **Output Voltage Setting**

The resistive voltage divider allows the FB pin to sense the output voltage as shown in Figure 1.



Figure 1. Setting the Output Voltage

The output voltage is set by an external resistive voltage divider according to the following equation:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$

where V<sub>REF</sub> is the feedback reference voltage (1V typ.).

### Soft-Start

The IC contains an internal soft-start function to prevent large inrush current and output voltage overshoot when the converter is turned on. Soft-start automatically begins once the chip's enable control is pulled to high. During soft-start, the internal soft-start capacitor is charged and generates a linear ramping-up voltage across the capacitor. The V<sub>FB</sub> voltage tracks the internal ramping-up voltage which will induce the duty pulse width to increase slowly and in turn reduce the output surge current. Finally, the internal 1V reference takes over the loop control once the internal ramping-up voltage becomes higher than 1V. The typical soft-start time is set at 1ms.

#### **Power Good Output**

The power good output is an open-drain output and requires a pull up resistor. When the output voltage is 7% above or 7% below its set voltage, PGOOD will be pulled high. It is held high until the output voltage returns within the allowed tolerances once more. During soft-start, PGOOD is actively held high and is only allowed to be low when soft-start period is over and the output voltage reaches 93% of its set voltage.

#### **Inductor Selection**

For a given input and output voltage, the inductor value and operating frequency determine the ripple current. The ripple current,  $\Delta I_L$ , increases with higher  $V_{IN}$  and decreases with higher inductance:

$$\Delta I_{L} = \left[ \frac{V_{OUT}}{f \times L} \right] \times \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High efficiency operation is achieved by reducing ripple current at low frequency, but it requires a large inductor to attain this goal.

For the ripple current selection, the value of  $\Delta I_L = 0.4(I_{MAX})$ will be a reasonable starting point. The largest ripple current occurs at the highest V<sub>IN</sub>. To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following

$$L = \left[\frac{V_{OUT}}{f \times \Delta I_{L(MAX)}}\right] \times \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right)$$

In this IC, 1µH is recommended for initial design. The inductor's current rating (cause a 40°C temperature rising from 25°C ambient) must be greater than the maximum load current and ensure that the peak current will not saturate the inductor during short circuit condition.

### Input and Output Capacitors Selection

Higher value, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step change at the output can induce ringing

11

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS8082-03 May 2016 www.richtek.com



at the input, V<sub>IN</sub>. This ringing can couple to the output and be mistaken. A sudden inrush of current through the long wires can potentially cause a voltage spike at V<sub>IN</sub> large enough to damage the part.

Two 10µF low ESR ceramic capacitors are recommended for bypassing input and an additional 0.1µF is recommended close to the IC input side for high frequency filtering. The selection of C<sub>OUT</sub> is determined by the required ESR to minimize voltage ripple. Moreover, the amount of bulk capacitance is also a key for Cout selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response.

### **Slope Compensation and Inductor Peak Current**

Slope compensation provides stability in constant frequency architectures by preventing sub harmonic oscillations at duty cycles greater than 50%. It is accomplished internally by adding a compensating ramp to the inductor current signal. Normally, the maximum inductor peak current is reduced when slope compensation is added. For the RT8082, a separate inductor current signal is used to monitor over current condition, so this keeps the maximum output current relatively constant regardless of duty cycle.

### **Under Output Voltage Protection (Hiccup Mode)**

A Hiccup Mode of Under Voltage Protection (UVP) function is provided for the IC. When the FB voltage drops below half of the feedback reference voltage, V<sub>REF</sub>, and the peak inductor current reaches the OCP threshold. The UVP function will be triggered to auto soft-start the power stage continuously until this event is cleared. The Hiccup Mode UVP reduces input current in short-circuit conditions and it will not be triggered during soft-start process.

### **Under Voltage Lockout Threshold**

The IC features input Under Voltage Lockout protection (UVLO). If the input voltage exceeds the UVLO rising threshold voltage (2.45V typ.), the converter will reset and prepare the PWM for operation. If the input voltage falls below the UVLO falling threshold voltage (2.25V typ.) during normal operation, the device will stop switching. The UVLO rising and falling threshold voltage has a hysteresis (0.2V typ.) to prevent noise from causing reset.

### **Thermal Shutdown**

The device implements an internal thermal shutdown function when the junction temperature exceeds 160°C. The thermal shutdown disables the device until the junction temperature drops below the hysteresis (20°C typ.). Then, the device is re-enabled and automatically reinstates the power up sequence.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For WDFN-12EL 3x3, the thermal resistance,  $\theta_{JA}$ , is 60°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at  $T_A = 25^{\circ}C$  can be calculated by the following formula:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (60^{\circ}C/W) = 1.667W$  for WDFN-12EL 3x3 package

The maximum power dissipation depends on the operating ambient temperature for fixed T<sub>J(MAX)</sub> and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 2 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 2. Derating Curve of Maximum Power Dissipation

### **Layout Considerations**

Follow the PCB layout guidelines for optimal performance of the IC.

- Keep the traces of the main current paths as short and wide as possible.
- ▶ Put the input capacitor as close as possible to VIN pin.
- LX node is with high frequency voltage swing and should be kept at small area. Keep analog components away from the LX node to prevent stray capacitive noise pickup.
- Connect feedback network behind the output capacitors. Keep the loop area small. Place the feedback components near the IC.
- Connect all analog grounds to a common node and then connect the common node to the power ground behind the output capacitors.



Figure 3. PCB Layout Guide

Copyright ©2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. www.richtek.com

DS8082-03 May 2016