

# 1.2A, 6.5V, Ultra Low Noise, Ultra Low Dropout Linear Regulator

# **General Description**

The RTQ2521 is a high-current (1.2A), low-noise ( $6\mu Vrms$ ), high accuracy (1% over line, load, and temperature), low-dropout linear regulator (LDO) capable of sourcing 1.2A with extremely low dropout (max. 75mV). The device supports single input supply voltage as low to 1.1V that makes it easy to use.

The low noise, high PSRR and high output current capability makes the RTQ2521 ideal to power noise-sensitive devices such as analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and RF components. With very high accuracy, remote sensing, and soft-start capabilities to reduce inrush current, the RTQ2521 is ideal for powering digital loads such as FPGAs, DSPs, and ASICs.

The external enable control and power good indicator function makes the sequence control easier. The output noise immunity is enhanced by adding external bypass capacitor on NR/SS pin. The device is fully specified over the temperature range of  $T_J = -40^{\circ}\text{C}$  to 125°C and is offered in the WDFN-8EL 3x3 package.

# **Ordering Information**



#### Note:

Richtek products are:

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Features**

Input Voltage Range: 1.1V to 6.5V
Output Voltage Range: 0.8V to 5.5V

 Accurate Output Voltage Accuracy (1%) Over Line, Load and Temperature

• Ultra High PSRR: 38dB at 500kHz

• Excellent Noise Immunity

▶ 6µV<sub>RMS</sub> at 0.8V Output

• Ultra Low Dropout Voltage: 75mV at 1.2A

• Enable Control

• Programmable Soft-Start Output

 Stable with a 4.7μF or Larger Ceramic Output Capacitor

• Support Power-Good Indicator Function

• RoHS Compliant and Halogen Free

# **Applications**

• Portable Electronic Device

• Wireless Infrastructure : SerDes, FPGA, DSP

RF, IF Components: VCO, ADC, DAC, LVDS

# **Pin Configuration**

(TOP VIEW)



WDFN-8EL 3x3

# **Marking Information**



P8= : Product Code YMDNN : Date Code

Copyright ©2019 Richtek Technology Corporation. All rights reserved. 
RICHTEK is a registered trademark of Richtek Technology Corporation.



# **Functional Pin Description**

| Pin No.               | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                     | VOUT     | LDO output pins. A $4.7\mu F$ or greater of capacitance is required for stability. Place the output capacitor as close to the device as possible and minimize the impedance between VOUT pin to load.                                                                                                                                                                                                                 |
| 2                     | FB       | Feedback voltage input. This pin is used to set the desired output voltage via an external resistive divider. The feedback reference voltage is 0.8V typically.                                                                                                                                                                                                                                                       |
| 3,<br>9 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum the power dissipation.                                                                                                                                                                                                                                                                                                       |
| 4                     | PGOOD    | Power good indicator output. An open-drain output and active high when the output voltage reaches 88% of the target. The pin is pulled to ground when the output voltage is lower than its specified threshold, EN shutdown, OCP and OTP.                                                                                                                                                                             |
| 5                     | NC       | No internal connection. Leave these pins floating doesn't affect the chip functionality. By connecting these pins to GND, design engineers could extend the GND copper coverage on the PCB top layer to enhance the thermal convection.                                                                                                                                                                               |
| 6                     | NR/SS    | Noise-reduction and soft-start pin. Decouple this pin to GND with an external capacitor $C_{NR/SS}$ can not only reduce output noise to very low levels but also slow down the VOUT rise like a soft-start behavior. For low noise applications, a 10nF to $1\mu F$ $C_{NR/SS}$ is suggested.                                                                                                                         |
| 7                     | EN       | Enable control input. Connecting this pin to logic high enables the regulator or driving this pin low puts it into shutdown mode. The device can have $V_{\rm IN}$ and $V_{\rm EN}$ sequenced in any order without causing damage to the device. However, for the soft-start function to work as intended, certain sequencing rules must be applied. Enabling the device after $V_{\rm IN}$ are present is preferred. |
| 8                     | VIN      | Supply input. A minimum of $10\mu F$ ceramic capacitor or greater of capacitance is required and should be placed as close as possible to this pin for better noise rejection.                                                                                                                                                                                                                                        |



# **Functional Block Diagram**



# **Operation**

The RTQ2521 operates with single supply input ranging from 1.1V to 6.5V and capable to deliver 1.2A current to the output. The device features high PSRR and low noise provides a clean supply to the application.

A low-noise reference and error amplifier are included to reduce device noise. The NR/SS capacitor filters the noise from the reference and feed-forward capacitor filters the noise from the error amplifier. The high power-supply rejection ratio (PSRR) of the RTQ2521 minimize the coupling of input supply noise to the output.

#### **Enable and Shutdown**

The RTQ2521 provides an EN pin, as an external chip enable control, to enable or disable the device.  $V_{EN}$  below 0.5 V turns the regulator off and enters the shutdown mode, while  $V_{EN}$  above 1.1V turns the regulator on. When the regulator is shutdown, the ground current is reduced to a maximum of  $25\mu A$ . The enable circuitry has hysteresis (typically 50mV) for use with relatively slowly ramping analog signals.

If not used, connect EN to the largest capacitance on the

input as close as possible to prevent voltage droops on the VIN line from triggering the enable circuit.

#### **Programmable Soft-Start**

The noise-reduction capacitor ( $C_{NR/SS}$ ) accomplishes dual purpose of both noise-reduction and programming the soft-start ramp time during turn-on. When EN and UVLO exceeds the respective threshold voltage, the RTQ2521 active a quick-start circuit to charge the noise reduction capacitor ( $C_{NR/SS}$ ) and then the output voltage ramps up.

#### **Power Good**

The power-good circuit monitors the feedback pin voltage to indicate the status of the output voltage. The opendrain PGOOD pin requires an external pull-up resistor to an external supply, any downstream device can receive power-good as a logic signal that can be used for sequencing. Pull-up resistor from  $10k\Omega$  to  $100k\Omega$  is recommended. Make sure that the external pull-up supply voltage results in a valid logic signal for the receiving device or devices.

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



After start-up, the PGOOD pin becomes high impedance when the feedback voltage exceeds V<sub>PGOOD HYS</sub> (Typically 90% of 0.8V reference voltage level). The PGOOD is pulled to GND when the feedback pin voltage falls below the V<sub>IT PGOOD</sub>, EN low, current limit, and OTP.

# **Under-Voltage Lockout (UVLO)**

The UVLO circuit monitors the input voltage to prevent the device from turning on before VIN rises above the  $V_{\text{UVLO}}$ threshold. The UVLO circuit also disables the output of the device when VIN fall below the lockout voltage  $(V_{UVLO} - \Delta V_{UVLO})$ . The UVLO circuit responds quickly to glitches on VIN and attempts to disable the output of the device if VIN collapse.

## Internal Current Limit (I<sub>LIM</sub>)

The RTQ2521 continuously monitors the output current to protect the pass transistor against abnormal operations. When an overload or short circuit is encountered, the current limit circuitry controls the pass transistor's gate voltage to limit the output within the predefined range.

Thermal shutdown can activate during a current limit event because of the high power dissipation typically found in these conditions. To ensure proper operation of the current limit, minimize the inductances to the input and load. Continuous operation in current limit is not recommended.

By reason of the build-in body diode, the pass transistor conducts current when the output voltage exceeds input voltage. Since the current is not limited, external current protection should be added if the device may work at reverse voltage state.

#### **Over-Temperature Protection (OTP)**

The RTQ2521 implements thermal shutdown protection. The device is disable when the junction temperature (T<sub>J</sub>) exceeds 160°C (typical). The LDO automatically turn-on again when the temperature falls to 140°C (typical).

For reliable operation, limit the junction temperature to a maximum of 125°C. Continuously running the RTQ2521 into thermal shutdown or above a junction temperature of 125°C reduces long-term reliability.

#### **Output Active Discharge**

When the device is disabled, the RTQ2521 discharges the LDO output (via VOUT pins) through an internal several hundred ohms to ground. Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can possibly flow from the output to the input. External current protection should be added if the device may work at reverse voltage state.

www.richtek.com



# Absolute Maximum Ratings (Note 1)

| VIN, PGOOD, EN     VOUT     NR/SS, FB                                                            | $-0.3V$ to $(V_{IN} + 0.3V)$ |
|--------------------------------------------------------------------------------------------------|------------------------------|
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> <li>WDFN-8EL 3x3</li></ul> | 2 27\\\                      |
| Package Thermal Resistance (Note 2)                                                              | - 3.27VV                     |
| WDFN-8EL 3x3, θ <sub>JA</sub>                                                                    | - 30.5°C/W                   |
| WDFN-8EL 3x3, $\theta_{JC}$                                                                      | - 7.5°C/W                    |
| • Lead Temperature (Soldering, 10 sec.)                                                          | - 260°C                      |
| • Junction Temperature                                                                           | - 150°C                      |
| Storage Temperature Range                                                                        | - −65°C to 150°C             |
| ESD Susceptibility (Note 3)                                                                      |                              |
| HBM (Human Body Model)                                                                           | - 2kV                        |
| CDM (Charged Device Model)                                                                       | - 1kV                        |
|                                                                                                  |                              |

# **Recommended Operating Conditions** (Note 4)

- Supply Input Voltage, VIN ------ 1.1V to 6.5V
- Junction Temperature Range ----- --- -40°C to 125°C

# **Electrical Characteristics**

Over operating temperature range ( $T_J$  =  $-40^{\circ}C$  to 125°C), (1.1V  $\leq$  V<sub>IN</sub> < 6.5V and V<sub>IN</sub>  $\geq$  V<sub>OUT(TARGET)</sub> + 0.3 V, V<sub>OUT(TARGET)</sub> = 0.8V, VOUT connected to  $50\Omega$  to GND, V<sub>EN</sub> = 1.1 V, C<sub>IN</sub> =  $10\mu$ F, C<sub>OUT</sub> = 4.7 $\mu$ F, C<sub>NR/SS</sub> = 0nF, C<sub>FF</sub> = 0nF, and PGOOD pin pulled up to V<sub>IN</sub> with 100 k $\Omega$ , unless otherwise noted. (Note 5)

| Parameter                           | Symbol                         | Test Conditions                                                                                                    | Min         | Тур  | Max        | Unit |
|-------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------|------|------------|------|
| Operating Input<br>Voltage Range    | VIN                            |                                                                                                                    | 1.1         |      | 6.5        | V    |
| Feedback Reference<br>Voltage       | V <sub>REF</sub>               |                                                                                                                    |             | 0.8  |            | V    |
| NR/SS Pin Voltage                   | V <sub>NR/SS</sub>             |                                                                                                                    |             | 0.8  |            | V    |
| Under Voltage<br>Lock-Out           | Vuvlo                          | V <sub>IN</sub> increasing                                                                                         |             | 1.02 | 1.085      | V    |
|                                     | ΔVυνιο                         | Hysteresis                                                                                                         |             | 150  |            | mV   |
| Output Voltage Range                |                                |                                                                                                                    | 0.8V<br>-1% |      | 5V +<br>1% | V    |
| Output Voltage<br>Accuracy (Note 6) | Vout                           | $\begin{split} V_{IN} &= V_{OUT} + 0.3V, \ 0.8V \leq V_{OUT} \leq 5.5V, \\ 5mA \leq I_{OUT} \leq 1.2A \end{split}$ | -1          |      | 1          | %    |
| Line Regulation                     | $\Delta V_{OUT}/\Delta V_{IN}$ | $I_{OUT}$ = 5mA, 1.4V $\leq V_{IN} \leq 6.5 \text{ V}$                                                             |             | 0.05 |            | %/V  |
| Load Regulation                     | ΔVουτ/ΔΙουτ                    | $5mA \le I_{OUT} \le 1.2A$                                                                                         |             | 0.08 |            | %/A  |
| Dropout Voltage                     | V <sub>DROP</sub>              | I <sub>OUT</sub> = 1.2A, V <sub>FB</sub> = 0.8V – 3%                                                               |             |      | 75         | mV   |
| Output Current Limit                | ILIM                           | Vout = 90% Vout(target),<br>Vin = Vout(target) + 400mV                                                             | 1.4         | 1.8  | 2.2        | Α    |

Copyright ©2019 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



| Parameter                              | Symbol                 | Test Conditions                                                                                                                                           |                | Min                        | Тур            | Max | Unit              |
|----------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------|----------------|-----|-------------------|
| Ground Pin Current                     |                        | Minimum load, $V_{IN}$ = 6.5V, $I_{OUT}$ = 5mA  Maximum load, $V_{IN}$ = 1.4V, $I_{OUT}$ = 1.2A  Shutdown, PGOOD = Open, $V_{IN}$ = 6.5V, $V_{EN}$ = 0.5V |                |                            | 2.8            | 4   | mA                |
|                                        | IGND                   |                                                                                                                                                           |                |                            | 3.7            | 5   | IIIA              |
|                                        |                        |                                                                                                                                                           |                |                            |                | 25  | μΑ                |
| EN Pin Current                         | I <sub>EN</sub>        | V <sub>IN</sub> = 6.5V, V <sub>EN</sub> = 0V a                                                                                                            | nd 6.5V        | -0.1                       |                | 0.1 | μΑ                |
| EN Pin Threshold                       | VEN_H                  | EN Input Voltage "H"                                                                                                                                      |                | 1.1                        |                | 6.5 | V                 |
| Voltage                                | V <sub>EN_L</sub>      | EN Input Voltage "L"                                                                                                                                      |                | 0                          |                | 0.5 | V                 |
| PGOOD Pin<br>Threshold                 | VIT_PGOOD              | For the direction PGOC falling with decreasing                                                                                                            | 0.82 x<br>Vout | 0.883 x<br>Vout            | 0.93 x<br>Vout | V   |                   |
| PGOOD Pin<br>Hysteresis                | V <sub>PGOOD_HYS</sub> | For PGOOD signal rising                                                                                                                                   |                | 0.01 x<br>V <sub>OUT</sub> | -              | V   |                   |
| PGOOD Pin Low-<br>Level Output Voltage | Vpgood_L               | Vout < Vit_PGOOD,<br>IPGOOD = -1mA (current into device)                                                                                                  |                |                            |                | 0.4 | V                 |
| PGOOD Pin Leakage<br>Current           | I <sub>PGOOD_LK</sub>  | Vout > Vit_PGOOD ,<br>VPGOOD = 6.5V                                                                                                                       |                |                            |                | 1   | μΑ                |
| NR/SS Pin Charging<br>Current          | INR/SS                 | V <sub>NR/SS</sub> = GND, V <sub>IN</sub> = 6.5V                                                                                                          |                | 4                          | 6.2            | 9   | μΑ                |
| FB Pin Leakage<br>Current              | I <sub>FB</sub>        | V <sub>IN</sub> = 6.5V                                                                                                                                    |                | -100                       |                | 100 | nA                |
| Power Supply<br>Rejection Ratio        |                        | V <sub>IN</sub> = 4.3V,<br>V <sub>OUT</sub> = 3.3V,                                                                                                       | f = 10kHz      |                            | 60             | 1   |                   |
|                                        | PSRR                   | $I_{OUT}$ = 750mA,<br>$C_{NR/SS}$ = $C_{FF}$ = 10nF,<br>$C_{OUT}$ = 22 $\mu$ F                                                                            | f = 500kHz     |                            | 38             |     | dB                |
| Output Noise Voltage                   | емо                    | BW = 10Hz to 100kHz ,<br>V <sub>IN</sub> = 1.4V, V <sub>OUT</sub> = 0.8V,<br>I <sub>OUT</sub> = 1A, C <sub>NR/SS</sub> = 10nF,<br>C <sub>FF</sub> = 10nF  |                |                            | 6              | -   | μV <sub>RMS</sub> |
| Thermal Shutdown                       | Top                    | Temperature increasing                                                                                                                                    |                |                            | 160            | -   | °C                |
| Threshold                              | T <sub>SD</sub>        | Temperature decreasing                                                                                                                                    |                |                            | 140            |     |                   |

6



- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A$  = 25°C with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5.  $V_{OUT(TARGET)}$  is the expected  $V_{OUT}$  value set by the external feedback resistors. The 50 $\Omega$  load is disconnected when the test conditions specify an  $I_{OUT}$  value.
- Note 6. External resistor tolerance is not taken into account.



# **Typical Application Circuit**



$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right) = 0.8V \times \left(1 + \frac{5.9k}{11.8k}\right) = 1.2V$$

Figure 1. Configuration Circuit for V<sub>OUT</sub> Adjusted by a Resistive Divider

Table 1. Recommended Feedback-Resistor Values

| Output Voltage (V) | External Restive Divider Combinations |                 |  |  |
|--------------------|---------------------------------------|-----------------|--|--|
| Output Voltage (V) | R1 (kΩ)                               | <b>R2 (k</b> Ω) |  |  |
| 0.9                | 12.4                                  | 100             |  |  |
| 1                  | 12.4                                  | 49.9            |  |  |
| 1.2                | 12.4                                  | 24.9            |  |  |
| 1.5                | 12.4                                  | 14.3            |  |  |
| 1.8                | 12.4                                  | 10              |  |  |
| 2.5                | 12.4                                  | 5.9             |  |  |
| 3.3                | 11.8                                  | 3.74            |  |  |
| 4.5                | 11.8                                  | 2.55            |  |  |
| 5                  | 12.4                                  | 2.37            |  |  |



# **Typical Operating Characteristics**





# **Load Transient Response**





# PSRR vs. Frequency and VIN





Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.















Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

# **Application Information**

The RTQ2521 is a high current, low-noise, high accuracy, low-dropout linear regulator which capable of sourcing 1.2A with only maximum 75mV dropout. The input voltage operating range from 1.1V to 6.5V and adjustable output voltage from 0.8V to ( $V_{\text{IN}} - V_{\text{DROP}}$ ) via external resistor setting and get required output target.

#### **Output Voltage Setting**

The output voltage of the RTQ2521 can be set by external resistors to achieve different output target.

Using external resistors, the output voltage is determined by the values of R1 and R2 as Figure 2. The values of R1 and R2 can be calculated with any voltage value via use the formula given in Equation:

$$V_{OUT} = 0.8 \times \frac{R1 + R2}{R2}$$

$$V_{IN} \circ \downarrow \downarrow C_{IN}$$

$$EN$$

$$SNS \circ R1 \circ C_{FF}$$

$$C_{FF} \circ C_{OUT}$$

$$R1 \circ C_{FF}$$

$$R2 \circ C_{FF}$$

$$R2 \circ C_{FF}$$

$$R2 \circ C_{FF}$$

Figure 2. Output Voltage Set by External Resistors

## **Dropout Voltage**

The dropout voltage refers to the voltage difference between the VIN and VOUT pins while operating at specific output current. The dropout voltage  $V_{DROP}$  also can be expressed as the voltage drop on the pass-FET at specific output current ( $I_{RATED}$ ) while the pass-FET is fully operating at ohmic region and the pass-FET can be characterized as an resistance  $R_{DS(ON)}$ . Thus the dropout voltage can be defined as ( $V_{DROP} = V_{IN} - V_{OUT} = R_{DS(ON)} \times I_{RATED}$ ). For normal operation, the suggested LDO operating range is ( $V_{IN} > V_{OUT} + V_{DROP}$ ) for good transient response and PSRR ability. Vice versa, while operating at the ohmic region will degrade the performance severely.

## CIN and COUT Selection

The RTQ2521 is designed to support the low equivalent series resistance (ESR) ceramic capacitors for application.

The X7R, X5R, and COG-rated ceramic capacitors is recommended due to its good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

However, ceramic capacitance varies with operating voltage and temperature and the design engineer must be aware of these characteristics. Ceramic capacitors are usually recommended to be derated by 50%. A 4.7  $\mu F$  or greater ceramic capacitor for output is suggested to ensure the stability. Input capacitance is selected to minimize transient input droop during load current steps. For general applications, an input capacitor of at least  $10\mu F$  is highly recommended for minimal input impedance. If the trace inductance between the RTQ2521 input supply is high, a fast load transient any cause VIN voltage level ringing and above the absolute maximum voltage rating that also damage the device. Adding more input capacitors is available to restrict the ringing and to keep it not above the device absolute maximum ratings.

#### Feed-Forward Capacitor (CFF)

The RTQ2521 is designed to be stable without the external feed-forward capacitor ( $C_{FF}$ ). However, a 10nF external feed-forward capacitor optimizes the transient, noise, and PSRR performance. A higher capacitance  $C_{FF}$  can be also used, but the start-up time is longer and the power-good signal can incorrectly indicate that the output voltage is settled.

#### Soft-Start and Noise Reduction (C<sub>NR/SS</sub>)

The RTQ2521 is designed for a programmable, monotonic soft-start time of output rising, it can be achieved via an external capacitor ( $C_{NR/SS}$ ) on NR/SS pin. Using an external  $C_{NR/SS}$  is recommended for general application, not only for the in-rush current minimization but also helps reduce the noise component from internal reference.

During the monotonic start-up procedure, the error amplifier of the RTQ2521 tracks the voltage ramp of the external soft-start capacitor( $C_{NR/SS}$ ) until the voltage approaches the internal reference 0.8V. The soft-start ramp time can be calculated with Equation a1 and which is depends on the soft-start charging current ( $I_{NR/SS}$ ), the soft-start

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



capacitance ( $C_{NR/SS}$ ), and the internal reference 0.8V ( $V_{REF}$ ).

$$t_{SS} = \frac{(V_{REF} \times C_{NR/SS})}{I_{NR/SS}}$$
 (a1)

For noise-reduction consideration, the  $C_{NR/SS}$  also conjunction with an internal noise-reduction resistor that forms a low-pass filter (LPF) and filters out the noise from the internal bandgap reference before it being gained up via the error amplifier, thus reducing the total device noise floor.

#### **Input Inrush Current**

During start-up process, the input Inrush current into VIN pin is consists of the sum of load current and the charging current of the output capacitor. The inrush current is difficult to measure that the input capacitor must be removed and which is not recommended. Generally, the soft-start inrush current can be estimated by Equation b1, which  $V_{\text{OUT}}(t)$  is the instantaneous output voltage of the power-up ramp,  $dV_{\text{OUT}}(t)$  / dt is the slope of the  $V_{\text{OUT}}$  ramp and  $R_{\text{LOAD}}$  is the resistive load impedance.

$$I_{OUT}\left(t\right) = \frac{\left(C_{OUT} \times dV_{OUT}\left(t\right)\right)}{dt} + \left(\frac{V_{OUT}\left(t\right)}{R_{LOAD}}\right) \quad \ \left(\text{b1}\right)$$

## **Under-Voltage Lockout (UVLO)**

The Under-Voltage Lockout (UVLO) threshold is the minimum input operational voltage range that ensure the device stays disabled. Figure 3 explain the UVLO circuits being triggered between three different input voltage events(duration a, b and c), assuming V<sub>EN</sub> ≥ V<sub>EN</sub> <sub>H</sub> for all time duration. For duration "a", input power starts rising and  $V_{\text{IN}}$  over the UVLO rising threshold, the  $V_{\text{OUT}}$  starts power on then reached the target level and under regulated. Duration "b" is assume V<sub>IN</sub> occurs instant power line unstable and have droop severely, the V<sub>IN</sub> droop level not lower than UVLO falling threshold, the device maintain normal work status, V<sub>OUT</sub> still under regulated. The duration "c" is happens V<sub>IN</sub> droop level lower than UVLO falling threshold, the control loop of device is disabled and don't have the regulation ability either, the  $V_{\text{OUT}}$  droop in the mean time. For general application, instant power line transient with long power trace between VIN pin may have V<sub>IN</sub> level unstable force the device trap into duration c and makes output voltage collapse. In this case, adding more input capacitance or improving input trace layout on PCB are effectively to make sure input power stabilization.

## Power-Good (PGOOD) Function

The Power-Good function is monitors the voltage level at the feedback pin to indicate the output voltage status is works normal or not, this function enables others devices receive the RTQ2521's Power-Good signal as a logic signal that can be used for the sequence design of the system application. The PGOOD pin is an open-drain structure and an external pull-up resistor connecting to an external supply is necessary. The pulled-up resistor value between  $10k\Omega$  to  $100k\Omega$  is recommended for proper operation. The lower limit of  $10k\Omega$  results from the maximum pulled-down strength of the power-good transistor, and the upper limit of  $100k\Omega$  results from the maximum leakage current at the power-good node.

Figure 4 demonstrates some PGOOD scenarios versus the VIN, EN and protection status. Duration "a" is present the device is under the operation while  $V_{EN}$  is higher than V<sub>EN H</sub> threshold, the output voltage V<sub>OUT</sub> start rising(the rising time has related with soft-start capacitor C<sub>NR/SS</sub>), after V<sub>OUT</sub> over PGOOD hysteresis threshold, the reflected feedback voltage V<sub>FB</sub> exceeds V<sub>PGOOD HYS</sub> threshold, the PGOOD pin is high impedance. The duration "b" indicates some unpredictable operation happens (ex: OTP, OCP or output voltage droop severely caused by very fast load variation). Where the  $V_{EB}$  lower than  $V_{IT}$  PGOOD threshold and the V<sub>PGOOD</sub> is pulled to GND for the indication that output voltage status is not ready. While duration "c" is assume V<sub>OUT</sub> have small droop that not lower than PGOOD falling threshold, the PGOOD pin remain high impedance. After V<sub>EN</sub> goes logic low level, V<sub>PGOOD</sub> pulled to GND as duration "d" presented.

Copyright ©2019 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



Figure 3. Under Voltage Lockout Trigging Conditions and Output Variation



Figure 4. PGOOD Trigger Scenario with Different Operating Status

Copyright ©2019 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.



#### **Reverse Current Protection**

If the maximum  $V_{OUT}$  exceeds  $V_{IN}$  + 0.3V, that may induce reverse current from VOUT to VIN that flows through the body diode of pass element instead of the normal conducting channel. In this case, the pass element maybe damaged. For example, the output is biased above input supply voltage level or input supply has instant collapse at light load operation that makes  $V_{IN} < V_{OUT}$ . As shown in Figure 5, an external Schottky diode could be added to prevent the pass element be damaged from the reverse current.



Figure 5. Application Circuit for Reverse Current Protection

#### **Thermal Considerations**

Thermal protection limits power dissipation in the RTQ2521.When power dissipation on pass element ( $P_{DIS}$  = ( $V_{IN}$  –  $V_{OUT}$ ) x  $I_{OUT}$ ) is too much that raise the operation junction temperature exceeds 160°C, the OTP circuit starts the thermal shutdown function and turns the pass element off. The pass element turns on again after the junction temperature cools down by 20°C. The RTQ2521 output voltage will be closed to zero when output short circuit occurs as shown in Figure 6. It can reduce the chip temperature and provides maximum safety to end users when output short circuit occurs.

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be

calculated using the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WDFN-8EL 3x3 package, the thermal resistance,  $\theta_{JA}$ , is 30.5°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A$  = 25°C can be calculated as below:

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (30.5^{\circ}C/W) = 3.27W$  for a WDFN-8EL 3x3 package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 7 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 6. Short-Circuit Protection when Output Short-Circuit Occurs

DSQ2521-01 May 2019



Figure 7. Derating Curve of Maximum Power Dissipation



# **Outline Dimension**



Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions | In Millimeters | Dimensions In Inches |       |  |
|--------|------------|----------------|----------------------|-------|--|
|        | Min        | Max            | Min                  | Max   |  |
| Α      | 0.700      | 0.800          | 0.028                | 0.031 |  |
| A1     | 0.000      | 0.050          | 0.000                | 0.002 |  |
| А3     | 0.175      | 0.250          | 0.007                | 0.010 |  |
| b      | 0.180      | 0.300          | 0.007                | 0.012 |  |
| D      | 2.950      | 3.050          | 0.116                | 0.120 |  |
| D2     | 2.200      | 2.700          | 0.087                | 0.106 |  |
| Е      | 2.950      | 3.050          | 0.116                | 0.120 |  |
| E2     | 1.450      | 1.750          | 0.057                | 0.069 |  |
| е      | 0.500      |                | 0.0                  | )20   |  |
| L      | 0.350      | 0.450          | 0.014                | 0.018 |  |

W-Type 8EL DFN 3x3 Package (0.5mm Lead Pitch)