# SC16C652B

# 5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Rev. 5.0 — 2 November 2023

Product data sheet

# 1 General description

The SC16C652B is a 2 channel Universal Asynchronous Receiver and Transmitter (UART) used for serial data communications. Its principal function is to convert parallel data into serial data and vice versa. The UART can handle serial data rates up to 5 Mbit/s. The SC16C652B is pin compatible with the SC16C2550. It will power-up to be functionally equivalent to the 16C2450. The SC16C652B provides enhanced UART functions with 32-byte FIFOs, modem control interface, DMA mode data transfer, and IrDA encoder/decoder. The DMA mode data transfer is controlled by the FIFO trigger levels and the TXRDY and RXRDY signals. On-board status registers provide the user with error indications and operational status. System interrupts and modem control features may be tailored by software to meet specific user requirements. An internal loopback capability allows on-board diagnostics. Independent programmable baud rate generators are provided to select transmit and receive baud rates.

The SC16C652B operates at 5 V, 3.3 V and 2.5 V and the industrial temperature range, and is available in plastic LQFP48 and very small (Micro-UART) HVQFN32 packages.

#### 2 Features

- · 2 channel UART
- 5 V, 3.3 V and 2.5 V operation
- 5 V tolerant on input only pins<sup>1</sup>
- Industrial temperature range (-40 °C to +85 °C)
- Pin and functionally compatible to 16C2450 in LQFP48 package, and software compatible with industry standard 16C450, 16C550, and SC16C650
- Up to 5 Mbit/s data rate at 5 V and 3.3 V, and 3 Mbit/s at 2.5 V
- · 32-byte transmit FIFO to reduce the bandwidth requirement of the external CPU
- 32-byte receive FIFO with error flags to reduce the bandwidth requirement of the external CPU
- Independent transmit and receive UART control
- Four selectable Receive and Transmit FIFO interrupt trigger levels
- Automatic software (Xon/Xoff) and hardware (RTS/CTS) flow control
- Programmable Xon/Xoff characters
- Software selectable baud rate generator
- Standard modem interface or infrared IrDA encoder/decoder interface
- Supports IrDA version 1.0 (up to 115.2 kbit/s)
- · Sleep mode
- Standard asynchronous error and framing bits (Start, Stop, and Parity Overrun Break)
- Transmit, Receive, Line Status, and Data Set interrupts independently controlled
- · Fully programmable character formatting:
  - 5-bit, 6-bit, 7-bit, or 8-bit characters
  - Even, odd, or no-parity formats



<sup>1</sup> For data bus pins D7 to D0, see Table 27.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

- 1,  $1\frac{1}{2}$ , or 2-stop bit
- Baud generation (DC to 5 Mbit/s)
- · False start-bit detection
- · Complete status reporting capabilities
- · 3-state output TTL drive capabilities for bidirectional data bus and control bus
- · Line break generation and detection
- Internal diagnostic capabilities:
  - Loopback controls for communications link fault isolation
- · Prioritized interrupt system controls
- Modem control functions (CTS, RTS, DSR, DTR, RI, CD)

# 3 Ordering information

Table 1. Ordering information

| Type number   | Package |                                                                                                            |          |  |
|---------------|---------|------------------------------------------------------------------------------------------------------------|----------|--|
|               | Name    | lame Description V                                                                                         |          |  |
| SC16C652BIB48 | LQFP48  | plastic low profile quad flat package; 48 leads; body 7 × 7 × 1.4 mm                                       | SOT313-2 |  |
| SC16C652BIBS  |         | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5\times5\times0.85$ mm | SOT617-1 |  |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# 4 Block diagram



5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# 5 Pinning information

## 5.1 Pinning



## 5.2 Pin description

Table 2. Pin description

| Table 2. Fill description |        |         |      |                                                            |  |  |
|---------------------------|--------|---------|------|------------------------------------------------------------|--|--|
| Symbol                    | Pin    |         | Type | Description                                                |  |  |
|                           | LQFP48 | HVQFN32 |      |                                                            |  |  |
| A0                        | 28     | 19      | I    | Address 0 select bit. Internal register address selection. |  |  |

SC16C652B

All information provided in this document is subject to legal disclaimers.

Table 2. Pin description...continued

| Symbol Pin |        | Туре    | Description |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|------------|--------|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | LQFP48 | HVQFN32 |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| A1         | 27     | 18      | I           | Address 1 select bit. Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                      |  |
| A2         | 26     | 17      | I           | Address 2 select bit. Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                      |  |
| CDA        | 40     | -       | I           | Carrier Detect (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                   |  |
| CDB        | 16     | -       |             | channels A through B. A logic 0 on this pin indicates that a carrier has been detected by the modem for that channel.                                                                                                                                                                                                                                                                                                           |  |
| CSA        | 10     | 8       | I           | Chip Select A, B (active LOW). This function is associated with individual                                                                                                                                                                                                                                                                                                                                                      |  |
| CSB        | 11     | 9       | -           | channels, A through B. These pins enable data transfers between the user CPU and the SC16C652B for the channel(s) addressed. Individual UART sections (A, B) are addressed by providing a logic 0 on the respective $\overline{\text{CSA}}$ , $\overline{\text{CSB}}$ pin.                                                                                                                                                      |  |
| CTSA       | 38     | 25      | I           | Clear to Send (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                    |  |
| CTSB       | 23     | 16      |             | channels, A through B. A logic 0 on the CTS pin indicates the modem or data set is ready to accept transmit data from the SC16C652B. Status can be tested by reading MSR[4]. This pin has no effect on the UART's transmit or receive operation.                                                                                                                                                                                |  |
| DSRA       | 39     | -       | I           | Data Set Ready (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                   |  |
| DSRB       | 20     | -       |             | channels, A through B. A logic 0 on this pin indicates the modem or data set is powered-on and is ready for data exchange with the UART. This pin has no effect on the UART's transmit or receive operation.                                                                                                                                                                                                                    |  |
| DTRA       | 34     | -       | 0           | Data Terminal Ready (active LOW). These outputs are associated with individual                                                                                                                                                                                                                                                                                                                                                  |  |
| DTRB       | 35     | -       |             | UART channels, A through B. A logic 0 on this pin indicates that the SC16C652 B is powered-on and ready. This pin can be controlled via the modem control register. Writing a logic 1 to MCR[0] will set the $\overline{\text{DTR}}$ output to logic 0, enabling the modem. This pin will be a logic 1 after writing a logic 0 to MCR[0], or after a reset. This pin has no effect on the UART's transmit or receive operation. |  |
| D0         | 44     | 27      | I/O         | Data bus (bidirectional). These pins are the 8-bit, 3-state data bus for                                                                                                                                                                                                                                                                                                                                                        |  |
| D1         | 45     | 28      |             | transferring information to or from the controlling CPU. D0 is the least significant bit and the first data bit in a transmit or receive serial data stream.                                                                                                                                                                                                                                                                    |  |
| D2         | 46     | 29      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| D3         | 47     | 30      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| D4         | 48     | 31      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| D5         | 1      | 32      |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| D6         | 2      | 1       |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| D7         | 3      | 2       |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| GND        | 17     | 13      | I           | Signal and power ground.                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| INTA       | 30     | 21      | 0           | Interrupt A, B (3-state). This function is associated with individual channel                                                                                                                                                                                                                                                                                                                                                   |  |
| INTB       | 29     | 20      |             | interrupts, INTA, INTB. INTA, INTB are enabled when MCR bit 3 is set to a logic 1, interrupts are enabled in the Interrupt Enable Register (IER), and is active when an interrupt condition exists. Interrupt conditions include: receiver errors, available receiver buffer data, transmit buffer empty, or when a modem status flais detected.                                                                                |  |
| ĪOR        | 19     | 14      | I           | Read strobe (active LOW strobe). A logic 0 transition on this pin will load the contents of an internal register defined by address bits A0 to A2 onto the SC16 C652B data bus (D0 to D7) for access by external CPU.                                                                                                                                                                                                           |  |

Table 2. Pin description...continued

| Symbol   | Pin Ty |         | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|----------|--------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          | LQFP48 | HVQFN32 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| ĪOW      | 15     | 12      | I    | <b>Write strobe (active LOW strobe).</b> A logic 0 transition on this pin will transfer the contents of the data bus (D0 to D7) from the external CPU to an internal register that is defined by address bits A0 to A2.                                                                                                                                                                                                                                                                                                |  |
| OP2A     | 32     | 22      | 0    | Output 2 (user-defined). This function is associated with individual channels,                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| OP2B     | 9      | 7       |      | A through B. The state at these pin(s) are defined by the user and through MCR register bit 3. INTA, INTB are set to the active mode and $\overline{OP2}$ to logic 0 when MCR[3] is set to a logic 1. INTA, INTB are set to the 3-state mode and $\overline{OP2}$ to a logic 1 when MCR[3] is set to a logic 0 (see <u>Table 20description</u> ", bit 3). Since these bits control both the INTA, INTB operation and $\overline{OP2}$ outputs, only one function should be used at one time, INT or $\overline{OP2}$ . |  |
| RESET    | 36     | 24      | I    | <b>Reset (active HIGH).</b> A logic 1 on this pin will reset the internal registers and all the outputs. The UART transmitter output and the receiver input will be disabled during reset time. (See Section 7.11 for initialization details.)                                                                                                                                                                                                                                                                         |  |
| RIA      | 41     | -       | I    | Ring Indicator (active LOW). These inputs are associated with individual UART                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RIB      | 21     | -       |      | channels, A through B. A logic 0 on this pin indicates the modem has received a ringing signal from the telephone line. A logic 1 transition on this input pin will generate an interrupt.                                                                                                                                                                                                                                                                                                                             |  |
| RTSA     | 33     | 23      | 0    | Request to Send (active LOW). These outputs are associated with individual                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| RTSB     | 22     | 15      |      | UART channels, A through B. A logic 0 on the RTS pin indicates the transmitter has data ready and waiting to send. Writing a logic 1 in the modem control register MCR[1] will set this pin to a logic 0, indicating data is available. After a reset this pin will be set to a logic 1. This pin has no effect on the UART's transmit or receive operation.                                                                                                                                                           |  |
| RXA      | 5      | 4       | I    | Receive data A, B. These inputs are associated with individual serial channel                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RXB      | 4      | 3       |      | data to the SC16C652B receive input circuits, A through B. The RX signal will be a logic 1 during reset, idle (no data), or when the transmitter is disabled. During the local Loopback mode, the RX input pin is disabled and TX data is connected to the UART RX input, internally.                                                                                                                                                                                                                                  |  |
| RXRDYA   | 31     | -       | 0    | Receive Ready A, B (active LOW). This function provides the RX FIFO/RHR                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| RXRDYB   | 18     | -       |      | status for individual receive channels (A to B). RXRDYn is primarily intended for monitoring DMA mode 1 transfers for the receive data FIFOs. A logic 0 indicates there is a receive data to read/upload, that is, receive ready status with one or more RX characters available in the FIFO/RHR. This pin is a logic 1 when the FIFO/RHR is empty or when the programmed trigger level has not been reached. This signal can also be used for single mode transfers (DMA mode 0).                                     |  |
| TXA      | 7      | 5       | 0    | Transmit data A, B. These outputs are associated with individual serial transmit                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| TXB      | 8      | 6       |      | channel data from the SC16C652B. The TX signal will be a logic 1 during reset, idle (no data), or when the transmitter is disabled. During the local Loopback mode, the TX output pin is disabled and TX data is internally connected to the UART RX input.                                                                                                                                                                                                                                                            |  |
| TXRDYA   | 43     | -       | 0    | Transmit Ready A, B (active LOW). These outputs provide the TX FIFO/THR                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| TXRDYB   | 6      | -       |      | status for individual transmit channels (A to B). TXRDYn is primarily intended for monitoring DMA mode 1 transfers for the transmit data FIFOs. An individual channel's TXRDYA, TXRDYB buffer ready status is indicated by logic 0, that is, at lease one location is empty and available in the FIFO or THR. This pin goes to a logic 1 (DMA mode 1) when there are no more empty locations in the FIFO or THR. This signal can also be used for single mode transfers (DMA mode 0).                                  |  |
| $V_{CC}$ | 42     | 26      | I    | Power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Table 2. Pin description...continued

| Symbol | Pin    |         | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|--------|--------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | LQFP48 | HVQFN32 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| XTAL1  | 13     | 10      | I    | Crystal or external clock input. Functions as a crystal input or as an external clock input. A crystal can be connected between this pin and XTAL2 to form an internal oscillator circuit. This configuration requires an external 1 M $\Omega$ resistor between the XTAL1 and XTAL2 pins. Alternatively, an external clock can be connected to this pin to provide custom data rates (see Section 6.8"Programmable baud rate generator"). See Figure 4. |  |
| XTAL2  | 14     | 11      | 0    | Output of the crystal oscillator or buffered clock. (See also XTAL1.) Crystal oscillator output or buffered clock output. Should be left open if an external clock is connected to XTAL1. For extended frequency operation, this pin should be tie to $V_{CC}$ via a 2 k $\Omega$ resistor.                                                                                                                                                              |  |

# 6 Functional description

The SC16C652B provides serial asynchronous receive data synchronization, parallel-to-serial and serial-to-parallel data conversions for both the transmitter and receiver sections. These functions are necessary for converting the serial data stream into parallel data that is required with digital data systems. Synchronization for the serial data stream is accomplished by adding start and stop bits to the transmit data to form a data character (character orientated protocol). Data integrity is insured by attaching a parity bit to the data character. The parity bit is checked by the receiver for any transmission bit errors. The electronic circuitry to provide all these functions is fairly complex, especially when manufactured on a single integrated silicon chip. The SC16C652B represents such an integration with greatly enhanced features. The SC16C652B is fabricated with an advanced CMOS process.

The SC16C652B is an upward solution that provides a dual UART capability with 32 bytes of transmit and receive FIFO memory, instead of 16 bytes for the 16C2550 and none in the 16C2450. The SC16C652B is designed to work with high speed modems and shared network environments that require fast data processing time. Increased performance is realized in the SC16C652B by the transmit and receive FIFOs. This allows the external processor to handle more networking tasks within a given time. In addition, the four selectable receive and transmit FIFO trigger interrupt levels are uniquely provided for maximum data throughput performance especially when operating in a multi-channel environment. The FIFO memory greatly reduces the bandwidth requirement of the external controlling CPU, increases performance, and reduces power consumption.

The SC16C652B is capable of operation up to 5 Mbit/s with a 80 MHz clock. With a crystal or external clock input of 7.3728 MHz, the user can select data rates up to 460.8 kbit/s.

The rich feature set of the SC16C652B is available through internal registers. Selectable receive and transmit FIFO trigger levels, selectable TX and RX baud rates, and modem interface controls are all standard features. Following a power-on reset or an external reset, the SC16C652B is software compatible with the previous generation, SC16C2550 and ST16C2450.

## 6.1 UART A-B functions

The UART provides the user with the capability to bidirectionally transfer information between an external CPU, the SC16C652B package, and an external serial device. A logic 0 on chip select pins  $\overline{\text{CSA}}$  and/or  $\overline{\text{CSB}}$  allows the user to configure, send data, and/or receive data via UART channels A-B. Individual channel select functions are shown in Table 3.

Table 3. Serial port selection

| Chip Select | Function |
|-------------|----------|
| CSA-CSB = 1 | none     |

CC16C652B All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 3. Serial port selection...continued

| Chip Select | Function       |
|-------------|----------------|
| CSA = 0     | UART channel A |
| CSB = 0     | UART channel B |

# 6.2 Internal registers

The SC16C652B provides two sets of internal registers (A and B) consisting of 17 registers each for monitoring and controlling the functions of each channel of the UART. These registers are shown in <u>Table 4</u>. The UART registers function as data holding registers (THR/RHR), interrupt status and control registers (IER/ISR), a FIFO Control Register (FCR), line status and control registers (LCR/LSR), modem status and control registers (MCR/MSR), programmable data rate (clock) control registers (DLL/DLM), and a user accessible Scratchpad Register (SPR).

Table 4. Internal registers decoding

| A 0       | A 4                                                                            | 4.0      | Dood words                               | Muita mada                |  |  |  |
|-----------|--------------------------------------------------------------------------------|----------|------------------------------------------|---------------------------|--|--|--|
| A2        | A1                                                                             | A0       | Read mode                                | Write mode                |  |  |  |
| General ı | General register set (THR/RHR, IER/ISR, MCR/MSR, FCR, LSR, SPR) <sup>[1]</sup> |          |                                          |                           |  |  |  |
| 0         | 0                                                                              | 0        | Receive Holding Register                 | Transmit Holding Register |  |  |  |
| 0         | 0                                                                              | 1        | Interrupt Enable Register                | Interrupt Enable Register |  |  |  |
| 0         | 1                                                                              | 0        | Interrupt Status Register                | FIFO Control Register     |  |  |  |
| 0         | 1                                                                              | 1        | Line Control Register                    | Line Control Register     |  |  |  |
| 1         | 0                                                                              | 0        | Modem Control Register                   | Modem Control Register    |  |  |  |
| 1         | 0                                                                              | 1        | Line Status Register                     | n/a                       |  |  |  |
| 1         | 1                                                                              | 0        | Modem Status Register                    | n/a                       |  |  |  |
| 1         | 1                                                                              | 1        | Scratchpad Register                      | Scratchpad Register       |  |  |  |
| Baud rate | Baud rate register set (DLL/DLM) <sup>[2]</sup>                                |          |                                          |                           |  |  |  |
| 0         | 0                                                                              | 0        | LSB of Divisor Latch                     | LSB of Divisor Latch      |  |  |  |
| 0         | 0                                                                              | 1        | MSB of Divisor Latch                     | MSB of Divisor Latch      |  |  |  |
| Enhance   | d register                                                                     | set (EFR | , Xon1/Xon2, Xoff1/Xoff2) <sup>[3]</sup> |                           |  |  |  |
| 0         | 1                                                                              | 0        | Enhanced Feature Register                | Enhanced Feature Register |  |  |  |
| 1         | 0                                                                              | 0        | Xon1 word                                | Xon1 word                 |  |  |  |
| 1         | 0                                                                              | 1        | Xon2 word                                | Xon2 word                 |  |  |  |
| 1         | 1                                                                              | 0        | Xoff1 word                               | Xoff1 word                |  |  |  |
| 1         | 1                                                                              | 1        | Xoff2 word                               | Xoff2 word                |  |  |  |

<sup>[1]</sup> These registers are accessible only when LCR[7] is a logic 0.

## 6.3 FIFO operation

The 32-byte transmit and receive data FIFOs are enabled by the FIFO Control Register bit 0 (FCR[0]). With 16C2550 devices, the user can set the receive trigger level, but not the transmit trigger level. The SC16C652B provides independent trigger levels for both receiver and transmitter. To remain compatible with SC16C2550, the transmit interrupt trigger level is set to 16 following a reset. It should be noted that the user can set the transmit trigger levels by writing to the FCR, but activation will not take place until EFR[4] is set to a logic 1.

SC16C652

<sup>[2]</sup> These registers are accessible only when LCR[7] is a logic 1.

<sup>[3]</sup> Enhanced Feature Register, Xon1/Xon2 and Xoff1/Xoff2 are accessible only when the LCR is set to 'BFh'.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

The receiver FIFO section includes a time-out function to ensure data is delivered to the external CPU. An interrupt is generated whenever the Receive Holding Register (RHR) has not been read following the loading of a character or the receive trigger level has not been reached.

Table 5. Flow control mechanism

| Selected trigger level (characters) | INT pin activat |    | •    | Assert RTS or send |
|-------------------------------------|-----------------|----|------|--------------------|
|                                     | RX              | TX | Xoff | Xon                |
| 8                                   | 8               | 16 | 8    | 0                  |
| 16                                  | 16              | 8  | 16   | 7                  |
| 24                                  | 24              | 24 | 24   | 15                 |
| 28                                  | 28              | 30 | 28   | 23                 |

#### 6.4 Hardware flow control

When automatic hardware flow control is enabled, the SC16C652B monitors the  $\overline{\text{CTS}}$  pin for a remote buffer overflow indication and controls the  $\overline{\text{RTS}}$  pin for local buffer overflows. Automatic hardware flow control is selected by setting EFR[6] (RTS) and EFR[7] (CTS) to a logic 1. If  $\overline{\text{CTS}}$  transitions from a logic 0 to a logic 1 indicating a flow control request, ISR[5] will be set to a logic 1 (if enabled via IER[7:6]), and the SC16C652B will suspend TX transmissions as soon as the stop bit of the character in process is shifted out. Transmission is resumed after the  $\overline{\text{CTS}}$  input returns to a logic 0, indicating more data may be sent.

With the Auto-RTS function enabled, an interrupt is generated when the receive FIFO reaches the programmed trigger level. The RTS pin will not be forced to a logic 1 (RTS off), until the receive FIFO reaches the next trigger level. However, the RTS pin will return to a logic 0 after the data buffer (FIFO) is unloaded to the next trigger level below the programmed trigger level. However, under the above described conditions, the SC16C652B will continue to accept data until the receive FIFO is full.

#### 6.5 Software flow control

When software flow control is enabled, the SC16C652B compares one or two sequential receive data characters with the programmed Xon or Xoff character value(s). If received character(s) match the programmed Xoff values, the SC16C652B will halt transmission (TX) as soon as the current character(s) has completed transmission. When a match occurs, the receive ready (if enabled via Xoff IER[5]) flags will be set and the interrupt output pin (if receive interrupt is enabled) will be activated. Following a suspension due to a match of the Xoff characters' values, the SC16C652B will monitor the receive data stream for a match to the Xon1/Xon2 character value(s). If a match is found, the SC16C652B will resume operation and clear the flags (ISR[4]).

Reset initially sets the contents of the Xon/Xoff 8-bit flow control registers to a logic 0. Following reset, the user can write any Xon/Xoff value desired for software flow control. Different conditions can be set to detect Xon/Xoff characters and suspend/resume transmissions. When double 8-bit Xon/Xoff characters are selected, the SC16C652B compares two consecutive receive characters with two software flow control 8-bit values (Xon1, Xon2, Xoff1, Xoff2) and controls TX transmissions accordingly. Under the above described flow control mechanisms, flow control characters are not placed (stacked) in the user accessible RX data buffer or FIFO. When using a software flow control the Xon/Xoff characters cannot be used for data transfer.

In the event that the receive buffer is overfilling and flow control needs to be executed, the SC16C652B automatically sends an Xoff message (when enabled) via the serial TX output to the remote modem. The SC16C652B sends the Xoff1/Xoff2 characters as soon as received data passes the programmed trigger level. To clear this condition, the SC16C652B will transmit the programmed Xon1/Xon2 characters as soon as receive data drops below the programmed trigger level.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# 6.6 Special feature software flow control

A special feature is provided to detect an 8-bit character when EFR[5] is set. When 8-bit character is detected, it will be placed on the user-accessible data stack along with normal incoming RX data. This condition is selected in conjunction with EFR[3:0]. Note that software flow control should be turned off when using this special mode by setting EFR[3:0] to a logic 0.

The SC16C652B compares each incoming receive character with Xoff2 data. If a match exists, the received data will be transferred to the FIFO, and ISR[4] will be set to indicate detection of a special character. Although Table 9 shows each X-Register with eight bits of character information, the actual number of bits is dependent on the programmed word length. Line Control Register bits LCR[1:0] define the number of character bits, that is, either 5 bits, 6 bits, 7 bits or 8 bits. The word length selected by LCR[1:0] also determine the number of bits that will be used for the special character comparison. Bit 0 in the X-registers corresponds with the LSB bit for the receive character.

## 6.7 Hardware/software and time-out interrupts

The interrupts are enabled by IER[3:0]. Care must be taken when handling these interrupts. Following a reset, if Interrupt Enable Register (IER) bit 1 = 1, the SC16C652B will issue a Transmit Holding Register interrupt. This interrupt must be serviced prior to continuing operations. The ISR provides the current singular highest priority interrupt only. It could be noted that CTS and RTS interrupts have lowest interrupt priority. A condition can exist where a higher priority interrupt may mask the lower priority CTS/RTS interrupt(s). Only after servicing the higher pending interrupt will the lower priority CTS/RTS interrupt(s) be reflected in the status register. Servicing the interrupt without investigating further interrupt conditions can result in data errors.

When two interrupt conditions have the same priority, it is important to service these interrupts correctly. Receive Data Ready and Receive Time-Out have the same interrupt priority (when enabled by IER[0]). The receiver issues an interrupt after the number of characters have reached the programmed trigger level. In this case, the SC16C652B FIFO may hold more characters than the programmed trigger level. Following the removal of a data byte, the user should re-check LSR[0] for additional characters. A Receive Time-Out will not occur if the receive FIFO is empty. The time-out counter is reset at the center of each stop bit received or each time the Receive Holding Register (RHR) is read. The actual time-out value is 4 character time, including data information length, start bit, parity bit, and the size of stop bit, that is, 1×, 1.5×, or 2× bit times.

# 6.8 Programmable baud rate generator

The SC16C652B supports high speed modem technologies that have increased input data rates by employing data compression schemes. For example, a 33.6 kbit/s modem that employs data compression may require a 115.2 kbit/s input data rate. A 128.0 kbit/s ISDN modem that supports data compression may need an input data rate of 460.8 kbit/s. The SC16C652B can support a standard data rate of 921.6 kbit/s.

A single baud rate generator is provided for the transmitter and receiver, allowing independent TX/RX channel control. The programmable Baud Rate Generator is capable of operating with a frequency of up to 80 MHz. To obtain maximum data rate, it is necessary to use full rail swing on the clock input. The SC16C652B can be configured for internal or external clock operation. For internal clock oscillator operation, an industry standard microprocessor crystal is connected externally between the XTAL1 and XTAL2 pins. Alternatively, an external clock can be connected to the XTAL1 pin to clock the internal baud rate generator for standard or custom rates (see Table 6).

The generator divides the input  $16 \times$  clock by any divisor from 1 to  $(2^{16} - 1)$ . The SC16C652B divides the basic external clock by 16. The basic  $16 \times$  clock provides table rates to support standard and custom applications using the same system design. The rate table is configured via the DLL and DLM internal register functions. Customized baud rates can be achieved by selecting the proper divisor values for the MSB and LSB sections of baud rate generator.

SC16C652B

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Programming the baud rate generator registers DLM (MSB) and DLL (LSB) provides a user capability for selecting the desired final baud rate. The example in <u>Table 6</u> shows the selectable baud rate table available when using a 1.8432 MHz external clock input.



Table 6. Baud rate generator programming table using a 1.8432 MHz clock

| Output baud rate (bit/s) | Output 16× clock divisor (decimal) | Output 16× clock<br>divisor (HEX) | DLM program value (HEX) | DLL program value (HEX) |
|--------------------------|------------------------------------|-----------------------------------|-------------------------|-------------------------|
| 50                       | 2304                               | 900                               | 09                      | 00                      |
| 75                       | 1536                               | 600                               | 06                      | 00                      |
| 110                      | 1047                               | 417                               | 04                      | 17                      |
| 150                      | 768                                | 300                               | 03                      | 00                      |
| 300                      | 384                                | 180                               | 01                      | 80                      |
| 600                      | 192                                | C0                                | 00                      | C0                      |
| 1200                     | 96                                 | 60                                | 00                      | 60                      |
| 2400                     | 48                                 | 30                                | 00                      | 30                      |
| 3600                     | 32                                 | 20                                | 00                      | 20                      |
| 4800                     | 24                                 | 18                                | 00                      | 18                      |
| 7200                     | 16                                 | 10                                | 00                      | 10                      |
| 9600                     | 12                                 | 0C                                | 00                      | 0C                      |
| 19.2 k                   | 6                                  | 06                                | 00                      | 06                      |
| 38.4 k                   | 3                                  | 03                                | 00                      | 03                      |
| 57.6 k                   | 2                                  | 02                                | 00                      | 02                      |
| 115.2 k                  | 1                                  | 01                                | 00                      | 01                      |

#### 6.9 DMA operation

The SC16C652B FIFO trigger level provides additional flexibility to the user for block mode operation. The user can optionally operate the transmit and receive FIFOs in the DMA mode (FCR[3]). The DMA mode affects the state of the RXRDY and TXRDY output pins. Table 7 and Table 8 show this.

Table 7. Effect of DMA mode on state of RXRDY pin

| Non-DMA mode                | DMA mode                                                              |
|-----------------------------|-----------------------------------------------------------------------|
| 1 = FIFO empty              | 0-to-1 transition when FIFO empties                                   |
| 0 = at least 1 byte in FIFO | 1-to-0 transition when FIFO reaches trigger level, or time-out occurs |

SC16C652B

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Table 8. Effect of DMA mode on state of TXRDY pin

| Non-DMA mode                | DMA mode                                             |
|-----------------------------|------------------------------------------------------|
| 1 = at least 1 byte in FIFO | 0-to-1 transition when FIFO becomes full             |
| 0 = FIFO empty              | 1-to-0 transition when FIFO goes below trigger level |

# 6.10 Loopback mode

The internal loopback capability allows on-board diagnostics. In the loopback mode, the normal modem interface pins are disconnected and reconfigured for loopback internally (see Figure 5). MCR[3:0] register bits are used for controlling loopback diagnostic testing. In the Loopback mode, the transmitter output (TX) and the receiver input (RX) are disconnected from their associated interface pins, and instead are connected together internally. The CTS, DSR, CD, and RI are disconnected from their normal modem control inputs pins, and instead are connected internally to RTS, DTR, MCR[3] (OP2) and MCR[2] (OP1). Loopback test data is entered into the transmit holding register via the user data bus interface, D[7:0]. The transmit UART serializes the data and passes the serial data to the receive UART via the internal loopback connection. The receive UART converts the serial data back into parallel data that is then made available at the user data interface D[7:0]. The user optionally compares the received data to the initial transmitted data for verifying error-free operation of the UART TX/RX circuits.

In this mode, the receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/



#### 6.11 Sleep mode

Sleep mode is an enhanced feature of the SC16C652B UART. It is enabled when EFR[4], the enhanced functions bit, is set **and** when IER[4] of both channels are set. Sleep mode is entered when:

- · Modem input pins are not toggling.
- The serial data input line, RX, is idle (logic HIGH).
- The TX FIFO and TX shift register are empty.
- · There are no interrupts pending.

Remark: Sleep mode will not be entered if there is data in the RX FIFO.

In Sleep mode, the UART clock and baud rate clock are stopped. Since most registers are clocked using these clocks, the power consumption is greatly reduced.

SC16C652

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

**Remark:** Writing to the divisor latches, DLL and DLH, to set the baud clock, must not be done during Sleep mode. Therefore, it is advisable to disable Sleep mode using IER[4] before writing to DLL or DLH.

SC16C652B resumes normal operation by any of the following:

- · Receives a start bit on RXA/RXB pin.
- · Data is loaded into transmit FIFO.
- A change of state on any of the modem input pins

If the device is awakened by one of the conditions described above, it will return to the Sleep mode automatically after the last character is transmitted or read by the user. The device will stay in Sleep mode until it is disabled by setting any channel's IER bit 4 to a logic 0.

# 7 Register descriptions

<u>Table 9</u> details the assigned bit functions for the SC16C652B internal registers. The assigned bit functions are more fully defined in Section 7.1 through Section 7.11.

Table 9. SC16C652B internal registers

| <b>A2</b> | <b>A1</b> | A0    | Register                 | Default <sup>[1]</sup> | Bit 7                          | Bit 6                    | Bit 5                           | Bit 4                              | Bit 3                              | Bit 2                                  | Bit 1                                        | Bit 0                          |
|-----------|-----------|-------|--------------------------|------------------------|--------------------------------|--------------------------|---------------------------------|------------------------------------|------------------------------------|----------------------------------------|----------------------------------------------|--------------------------------|
| Ger       | neral     | reg   | ister set <sup>[2]</sup> |                        |                                |                          |                                 |                                    |                                    | 1                                      |                                              |                                |
| 0         | 0         | 0     | RHR                      | XX                     | bit 7                          | bit 6                    | bit 5                           | bit 4                              | bit 3                              | bit 2                                  | bit 1                                        | bit 0                          |
| 0         | 0         | 0     | THR                      | xx                     | bit 7                          | bit 6                    | bit 5                           | bit 4                              | bit 3                              | bit 2                                  | bit 1                                        | bit 0                          |
| 0         | 0         | 1     | IER                      | 00                     | CTS<br>interrupt<br>[3]        | RTS<br>interrupt<br>[3]  | Xoff<br>interrupt<br>[3]        | Sleep<br>mode <sup>[3]</sup>       | modem<br>status<br>interrupt<br>Rx | receive<br>line<br>status<br>interrupt | transmit<br>holding<br>register<br>interrupt | receive<br>holding<br>register |
| 0         | 1         | 0     | FCR                      | 00                     | RCVR<br>trigger<br>(MSB)       | RCVR<br>trigger<br>(LSB) | TX trigger (MSB) <sup>[3]</sup> | TX trigger<br>(LSB) <sup>[3]</sup> | DMA<br>mode<br>select              | XMIT<br>FIFO<br>reset                  | RCVR<br>FIFO<br>reset                        | FIFOs<br>enable                |
| 0         | 1         | 0     | ISR                      | 01                     | FIFOs<br>enabled               | FIFOs<br>enabled         | INT<br>priority bit<br>4        | INT<br>priority bit<br>3           | INT<br>priority<br>bit 2           | INT<br>priority<br>bit 1               | INT<br>priority<br>bit 0                     | INT<br>status                  |
| 0         | 1         | 1     | LCR                      | 00                     | divisor<br>latch<br>enable     | set break                | set parity                      | even<br>parity                     | parity<br>enable                   | stop bits                              | word<br>length bit<br>1                      | word<br>length<br>bit 0        |
| 1         | 0         | 0     | MCR                      | 00                     | clock<br>select <sup>[3]</sup> | IRDA<br>enable           | 0                               | loop back                          | OP2/INT enable                     | (OP1)                                  | RTS                                          | DTR                            |
| 1         | 0         | 1     | LSR                      | 60                     | FIFO<br>data<br>error          | THR<br>and TSR<br>empty  | THR<br>empty                    | break<br>interrupt                 | framing<br>error                   | parity<br>error                        | overrun<br>error                             | receive<br>data<br>ready       |
| 1         | 1         | 0     | MSR                      | X0                     | CD                             | RI                       | DSR                             | CTS                                | Δ <del>CD</del>                    | Δ <del>R</del> I                       | ΔDSR                                         | ΔCTS                           |
| 1         | 1         | 1     | SPR                      | FF                     | bit 7                          | bit 6                    | bit 5                           | bit 4                              | bit 3                              | bit 2                                  | bit 1                                        | bit 0                          |
| Spe       | cial      | regi  | ster set <sup>[4]</sup>  |                        |                                |                          |                                 |                                    | •                                  | •                                      | •                                            |                                |
| 0         | 0         | 0     | DLL                      | XX                     | bit 7                          | bit 6                    | bit 5                           | bit 4                              | bit 3                              | bit 2                                  | bit 1                                        | bit 0                          |
| 0         | 0         | 1     | DLM                      | XX                     | bit 15                         | bit 14                   | bit 13                          | bit 12                             | bit 11                             | bit 10                                 | bit 9                                        | bit 8                          |
| Enh       | anc       | ed re | egister set              | [5]                    |                                |                          |                                 |                                    |                                    |                                        |                                              |                                |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 9. SC16C652B internal registers...continued

| <b>A2</b> | <b>A</b> 1 | A0 | Register | Default <sup>[1]</sup> | Bit 7       | Bit 6    | Bit 5                          | Bit 4                                                     | Bit 3                       | Bit 2                       | Bit 1                       | Bit 0                       |
|-----------|------------|----|----------|------------------------|-------------|----------|--------------------------------|-----------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 0         | 1          | 0  | EFR      | 00                     | Auto<br>CTS | Auto RTS | special<br>character<br>select | Enable<br>IER[7:4],<br>ISR[5:4],<br>FCR[5:4],<br>MCR[7:5] | Cont-3<br>Tx, Rx<br>Control | Cont-2<br>Tx, Rx<br>Control | Cont-1<br>Tx, Rx<br>Control | Cont-0<br>Tx, Rx<br>Control |
| 1         | 0          | 0  | Xon1     | 00                     | bit 7       | bit 6    | bit 5                          | bit 4                                                     | bit 3                       | bit 2                       | bit 1                       | bit 0                       |
| 1         | 0          | 1  | Xon2     | 00                     | bit 15      | bit 14   | bit 13                         | bit 12                                                    | bit 11                      | bit 10                      | bit 9                       | bit 8                       |
| 1         | 1          | 0  | Xoff1    | 00                     | bit 7       | bit 6    | bit 5                          | bit 4                                                     | bit 3                       | bit 2                       | bit 1                       | bit 0                       |
| 1         | 1          | 1  | Xoff2    | 00                     | bit 15      | bit 14   | bit 13                         | bit 12                                                    | bit 11                      | bit 10                      | bit 9                       | bit 8                       |

- [1] The value shown in represents the register's initialized HEX value; X = not applicable.
- [2] Accessible only when LCR[7] is logic 0.
- [3] This bit is only accessible when EFR[4] is set.
- [4] Baud rate registers accessible only when LCR[7] is logic 1.
- [5] Enhanced Feature Register, Xon1/Xon2 and Xoff1/Xoff2 are accessible only when LCR is set to 'BFh'.

#### 7.1 Transmit Holding Register (THR) and Receive Holding Register (RHR)

The serial transmitter section consists of an 8-bit Transmit Hold Register (THR) and Transmit Shift Register (TSR). The status of the THR is provided in the Line Status Register (LSR). Writing to the THR transfers the contents of the data bus (D7 to D0) to the TSR and UART via the THR, providing that the THR is empty. The THR empty flag in the LSR will be set to a logic 1 when the transmitter is empty or when data is transferred to the TSR. Note that a write operation can be performed when the THR empty flag is set (logic 0 = at least one byte in FIFO/THR, logic 1 = FIFO/THR empty).

The serial receive section also contains an 8-bit Receive Holding Register (RHR) and a Receive Serial Shift Register (RSR). Receive data is removed from the SC16C652B and receive FIFO by reading the RHR. The receive section provides a mechanism to prevent false starts. On the falling edge of a start or false start bit, an internal receiver counter starts counting clocks at the 16× clock rate. After  $7\frac{1}{2}$  clocks, the start bit time should be shifted to the center of the start bit. At this time the start bit is sampled, and if it is still a logic 0 it is validated. Evaluating the start bit in this manner prevents the receiver from assembling a false character. Receiver status codes will be posted in the LSR.

#### 7.2 Interrupt Enable Register (IER)

The Interrupt Enable Register (IER) masks the interrupts from receiver ready, transmitter empty, line status and modem status registers. These interrupts would normally be seen on the INTA, INTB output pins.

Table 10. Interrupt Enable Register bits description

| Bit | Symbol | Description                                                                                                                                                                                                     |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IER[7] | CTS interrupt.  logic 0 = disable the CTS interrupt (normal default condition)  logic 1 = enable the CTS interrupt. The SC16C652B issues an interrupt when the CTS pin transitions from a logic 0 to a logic 1. |
| 6   | IER[6] | RTS interrupt.  logic 0 = disable the RTS interrupt (normal default condition)  logic 1 = enable the RTS interrupt. The SC16C652B issues an interrupt when the RTS pin transitions from a logic 0 to a logic 1. |
| 5   | IER[5] | Xoff interrupt.  logic 0 = disable the software flow control, receive Xoff interrupt (normal default condition)                                                                                                 |

SC16C652B

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Table 10. Interrupt Enable Register bits description...continued

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |        | logic 1 = enable the software flow control, receive Xoff interrupt.                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | IER[4] | Sleep mode.  logic 0 = disable Sleep mode (normal default condition)  logic 1 = enable Sleep mode                                                                                                                                                                                                                                                                                                                                                                |
| 3   | IER[3] | Modem Status Interrupt. This interrupt will be issued whenever there is a modem status change as reflected in MSR[3:0].  logic 0 = disable the modem status register interrupt (normal default condition)  logic 1 = enable the modem status register interrupt                                                                                                                                                                                                  |
| 2   | IER[2] | Receive Line Status interrupt. This interrupt will be issued whenever a receive data error condition exists as reflected in LSR[4:1].  logic 0 = disable the receiver line status interrupt (normal default condition)  logic 1 = enable the receiver line status interrupt                                                                                                                                                                                      |
| 1   | IER[1] | Transmit Holding Register interrupt. In the 16C450 mode, this interrupt will be issued whenever the THR is empty, and is associated with LSR[5]. In the FIFO modes, this interrupt will be issued whenever the FIFO is empty, or when data in the transmit FIFO falls below the programmed trigger level.  logic 0 = disable the Transmit Holding Register Empty (TXRDY) interrupt (normal default condition) logic 1 = enable the TXRDY (ISR level 3) interrupt |
| 0   | IER[0] | Receive Holding Register. In the 16C450 mode, this interrupt will be issued when the RHR has data, or is cleared when the RHR is empty. In the FIFO mode, this interrupt will be issued when the FIFO has reached the programmed trigger level or is cleared when the FIFO drops below the trigger level. logic 0 = disable the receiver ready (ISR level 2, RXRDY) interrupt (normal default condition) logic 1 = enable the RXRDY (ISR level 2) interrupt      |

#### 7.2.1 IER versus Transmit/Receive FIFO interrupt mode operation

When the receive FIFO (FCR[0] = logic 1), and receive interrupts (IER[0] = logic 1) are enabled, the receive interrupts and register status will reflect the following:

- The receive RXRDY interrupt (Level 2 ISR interrupt) is issued to the external CPU when the receive FIFO has
  reached the programmed trigger level. It will be cleared when the receive FIFO drops below the programmed
  trigger level.
- Receive FIFO status will also be reflected in the user accessible ISR register when the receive FIFO trigger level is reached. Both the ISR register receive status bit and the interrupt will be cleared when the FIFO drops below the trigger level.
- The receive data ready bit (LSR[0]) is set as soon as a character is transferred from the shift register (RSR) to the receive FIFO. It is reset when the FIFO is empty.
- When the Transmit FIFO and interrupts are enabled, an interrupt is generated when the transmit FIFO is
  empty due to the unloading of the data by the TSR and UART for transmission via the transmission media.
  The interrupt is cleared either by reading the ISR, or by loading the THR with new data characters.

#### 7.2.2 IER versus Receive/Transmit FIFO polled mode operation

When FCR[0] = logic 1, resetting IER[3:0] enables the SC16C652B in the FIFO polled mode of operation. In this mode, interrupts are not generated and the user must poll the LSR register for TX and/or RX data status. Since the receiver and transmitter have separate bits in the LSR either or both can be used in the polled mode by selecting respective transmit or receive control bit(s).

• LSR[0] will be a logic 1 as long as there is one byte in the receive FIFO.

SC16C652

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

- LSR[4:1] will provide the type of receive errors, or a receive break, if encountered.
- LSR[5] will indicate when the transmit FIFO is empty.
- LSR[6] will indicate when both the transmit FIFO and transmit shift register are empty.
- · LSR[7] will show if any FIFO data errors occurred.

## 7.3 FIFO Control Register (FCR)

This register is used to enable the FIFOs, clear the FIFOs, set the receive FIFO trigger levels, and select the DMA mode.

#### 7.3.1 **DMA** mode

#### 7.3.1.1 Mode 0 (FCR bit 3 = 0)

Set and enable the interrupt for each single transmit or receive operation, and is similar to the 16C450 mode. Transmit Ready (TXRDY) will go to a logic 0 whenever the FIFO (THR, if FIFO is not enabled) is empty. Receive Ready (RXRDY) will go to a logic 0 whenever the Receive Holding Register (RHR) is loaded with a character.

#### 7.3.1.2 Mode 1 (FCR bit 3 = 1)

Set and enable the interrupt in a block mode operation. The transmit interrupt is set when the transmit FIFO is below the programmed trigger level. The receive interrupt is set when the receive FIFO fills to the programmed trigger level. However, the FIFO continues to fill regardless of the programmed level until the FIFO is full.

RXRDY remains a logic 0 as long as the FIFO fill level is above the programmed trigger level.

#### 7.3.2 FIFO mode

Table 11. FIFO Control Register bits description

| Bit       | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6       | FCR[7:6] | RCVR trigger. These bits are used to set the trigger level for the receive FIFO interrupt.  An interrupt is generated when the number of characters in the FIFO equals the programmed trigger level. However, the FIFO will continue to be loaded until it is full. Refer to <a href="Table 12">Table 12</a> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5:4       | FCR[5:4] | Logic 0 or cleared is the default condition; TX trigger level = 16.  These bits are used to set the trigger level for the transmit FIFO interrupt. The SC16C652B will issue a transmit empty interrupt when the number of characters in FIFO drops below the selected trigger level. Refer to <a href="Table 13">Table 13</a> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3         | FCR[3]   | DMA mode select.  logic 0 = set DMA mode '0' (normal default condition)  logic 1 = set DMA mode '1'  Transmit operation in mode '0': When the SC16C652B is in the 16C450 mode (FIFOs disabled; FCR[0] = logic 0) or in the FIFO mode (FIFOs enabled; FCR[0] = logic 1; FCR[3] = logic 0), and when there are no characters in the transmit FIFO or transmit holding register, the TXRDY pin will be a logic 0. Once active, the TXRDY pin will go to a logic 1 after the first character is loaded into the transmit holding register.  Receive operation in mode '0': When the SC16C652B is in 16C450 mode, or in the FIFO mode (FCR[0] = logic 1; FCR[3] = logic 0) and there is at least one character in the receive FIFO, the RXRDY pin will be a logic 0. Once active, the RXRDY pin will go to a logic 1 when there are no more characters in the receiver. |
| 3 (cont.) |          | <b>Transmit operation in mode '1':</b> When the SC16C652B is in FIFO mode (FCR[0] = logic 1; FCR[3] = logic 1), the TXRDY pin will be a logic 1 when the transmit FIFO is completely full. It will be a logic 0 when the trigger level has been reached.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

SC16C652E

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Table 11. FIFO Control Register bits description...continued

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                    |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |        | Receive operation in mode '1': When the SC16C652B is in FIFO mode (FCR[0] = logic 1; FCR[3] = logic 1) and the trigger level has been reached, or a Receive Time-Out has occurred, the RXRDY pin will go to a logic 0. Once activated, it will go to a logic 1 after there are no more characters in the FIFO. |
| 2   | FCR[2] | XMIT FIFO reset.  logic 0 = no FIFO transmit reset (normal default condition)  logic 1 = clears the contents of the transmit FIFO and resets the FIFO counter logic (the transmit shift register is not cleared or altered). This bit will return to a logic 0 after clearing the FIFO.                        |
| 1   | FCR[1] | RCVR FIFO reset.  logic 0 = no FIFO receive reset (normal default condition)  logic 1 = clears the contents of the receive FIFO and resets the FIFO counter logic (the receive shift register is not cleared or altered). This bit will return to a logic 0 after clearing the FIFO.                           |
| 0   | FCR[0] | FIFO enable.  logic 0 = disable the transmit and receive FIFO (normal default condition)  logic 1 = enable the transmit and receive FIFO. This bit must be a '1' when other FCR bits are written to, or they will not be programmed.                                                                           |

Table 12. RCVR trigger levels

| FCR[7] | FCR[6] | RX FIFO trigger level (bytes) |
|--------|--------|-------------------------------|
| 0      | 0      | 8                             |
| 0      | 1      | 16                            |
| 1      | 0      | 24                            |
| 1      | 1      | 28                            |

Table 13. TX FIFO trigger levels

| FCR[5] | FCR[4] | TX FIFO trigger level (bytes) |
|--------|--------|-------------------------------|
| 0      | 0      | 16                            |
| 0      | 1      | 8                             |
| 1      | 0      | 24                            |
| 1      | 1      | 30                            |

## 7.4 Interrupt Status Register (ISR)

The SC16C652B provides six levels of prioritized interrupts to minimize external software interaction. The Interrupt Status Register (ISR) provides the user with six interrupt status bits. Performing a read cycle on the ISR will provide the user with the highest pending interrupt level to be serviced. No other interrupts are acknowledged until the pending interrupt is serviced. A lower level interrupt may be seen after servicing the higher level interrupt and re-reading the interrupt status bits. Table 14 shows the data values (bits 5:0) for the six prioritized interrupt levels and the interrupt sources associated with each of these interrupt levels.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 14. Interrupt source

| Priority<br>level | ISR[5] | ISR[4] | ISR[3] | ISR[2] | ISR[1] | ISR[0] | Source of the interrupt                         |
|-------------------|--------|--------|--------|--------|--------|--------|-------------------------------------------------|
| 1                 | 0      | 0      | 0      | 1      | 1      | 0      | LSR (Receiver Line Status Register)             |
| 2                 | 0      | 0      | 0      | 1      | 0      | 0      | RXRDY (Received Data Ready)                     |
| 2                 | 0      | 0      | 1      | 1      | 0      | 0      | RXRDY (Receive Data time-out)                   |
| 3                 | 0      | 0      | 0      | 0      | 1      | 0      | TXRDY (Transmitter Holding Register Empty)      |
| 4                 | 0      | 0      | 0      | 0      | 0      | 0      | MSR (Modem Status Register)                     |
| 5                 | 0      | 1      | 0      | 0      | 0      | 0      | RXRDY (Received Xoff signal)/ Special character |
| 6                 | 1      | 0      | 0      | 0      | 0      | 0      | CTS, RTS change of state                        |

Table 15. Interrupt Status Register bits description

| Bit | Symbol   | Description                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | ISR[7:6] | FIFOs enabled. These bits are set to a logic 0 when the FIFOs are not being used in the 16C450 mode. They are set to a logic 1 when the FIFOs are enabled in the SC16C652B mode.  logic 0 or cleared = default condition                                                                                                                                 |
| 5:4 | ISR[5:4] | INT priority bits 4:3. These bits are enabled when EFR[4] is set to a logic 1. ISR[4] indicates that matching Xoff character(s) have been detected. ISR[5] indicates that CTS, RTS have been generated. Note that once set to a logic 1, the ISR[4] bit will stay a logic 1 until Xon character(s) are received.  logic 0 or cleared = default condition |
| 3:1 | ISR[3:1] | INT priority bits 2:0. These bits indicate the source for a pending interrupt at interrupt priority levels 1, 2, and 3 (see <u>Table 14</u> ).  logic 0 or cleared = default condition                                                                                                                                                                   |
| 0   | ISR[0]   | INT status.  logic 0 = an interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt service routine  logic 1 = no interrupt pending (normal default condition)                                                                                                                                                     |

## 7.5 Line Control Register (LCR)

The Line Control Register is used to specify the asynchronous data communication format. The word length, the number of stop bits, and the parity are selected by writing the appropriate bits in this register.

Table 16. Line Control Register bits description

| Bit | Symbol | Description                                                                                                                                                                                                                                                              |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LCR[7] | Divisor latch enable. The internal baud rate counter latch and Enhanced Feature mode enable. logic 0 = divisor latch disabled (normal default condition) logic 1 = divisor latch enabled                                                                                 |
| 6   | LCR[6] | Set break. When enabled, the Break control bit causes a break condition to be transmitted (the TX output is forced to a logic 0 state). This condition exists until disabled by setting LCR[6] to a logic 0.  logic 0 = no TX break condition (normal default condition) |

SC16C652E

All information provided in this document is subject to legal disclaimers.

# 5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder

Table 16. Line Control Register bits description...continued

| Bit | Symbol   | Description                                                                                                                                                               |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |          | logic 1 = forces the transmitter output (TX) to a logic 0 for alerting the remote receiver to a line break condition                                                      |
| 5:3 | LCR[5:3] | Programs the parity conditions (see <u>Table 17</u> ).                                                                                                                    |
| 2   | LCR[2]   | Stop bits. The length of stop bit is specified by this bit in conjunction with the programmed word length (see <u>Table 18</u> ).  logic 0 or cleared = default condition |
| 1:0 | LCR[1:0] | Word length bits 1, 0. These two bits specify the word length to be transmitted or received (see Table 19).  logic 0 or cleared = default condition                       |

#### Table 17. LCR[5:3] parity selection

| LCR[5] | LCR[4] | LCR[3] | Parity selection  |  |
|--------|--------|--------|-------------------|--|
| X      | X      | 0      | no parity         |  |
| X      | 0      | 1      | odd parity        |  |
| 0      | 1      | 1      | even parity       |  |
| 0      | 0      | 1      | forced parity '1' |  |
| 1      | 1      | 1      | forced parity '0' |  |

#### Table 18. LCR[2] stop bit length

| LCR[2] Word length (bits) |            | Stop bit length (bit times) |  |  |
|---------------------------|------------|-----------------------------|--|--|
| 0                         | 5, 6, 7, 8 | 1                           |  |  |
| 1                         | 5          | 1½                          |  |  |
| 1                         | 6, 7, 8    | 2                           |  |  |

## Table 19. LCR[1:0] word length

| LCR[1] | LCR[0] | Word length (bits) |
|--------|--------|--------------------|
| 0      | 0      | 5                  |
| 0      | 1      | 6                  |
| 1      | 0      | 7                  |
| 1      | 1      | 8                  |

# 7.6 Modem Control Register (MCR)

This register controls the interface with the modem or a peripheral device.

Table 20. Modem Control Register bits description

| Bit | Symbol | Description                       |  |
|-----|--------|-----------------------------------|--|
| 7   | MCR[7] | Clock select                      |  |
|     |        | logic 0 = divide-by-1 clock input |  |

SC16C652B

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 20. Modem Control Register bits description...continued

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|     |        | logic 1 = divide-by-4 clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 6   | MCR[6] | IR enable (see Figure 17).  logic 0 = enable the standard modem receive and transmit input/output interface (normal default condition)  logic 1 = enable infrared IrDA receive and transmit inputs/outputs. While in this mode, the TX/RX output/inputs are routed to the infrared encoder/decoder. The data input and output levels will conform to the IrDA infrared interface requirement. As such, while in this mode, the infrared TX output will be a logic 0 during idle data conditions.                                                                                                                                                                                                                |  |  |
| 5   | MCR[5] | Reserved; set to '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 4   | MCR[4] | Loopback. Enable the local Loopback mode (diagnostics). In this mode the transmitter output (TX) and the receiver input (RX), CTS, DSR, CD, and RI are disconnected from the SC16C652 B I/O pins. Internally the modem data and control pins are connected into a loopback data configuration (see Figure 5). In this mode, the receiver and transmitter interrupts remain fully operational. The Modem Control Interrupts are also operational, but the interrupts' sources are switched to the lower four bits of the Modem Control. Interrupts continue to be controlled by the IER register.  logic 0 = disable Loopback mode (normal default condition) logic 1 = enable local Loopback mode (diagnostics) |  |  |
| 3   | MCR[3] | OP2/INT enable logic 0 = forces INT (A, B) outputs to the 3-state mode and sets OP2 to a logic 1 (normal default condition) logic 1 = forces the INT (A, B) outputs to the active mode and sets OP2 to a logic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 2   | MCR[2] | (OP1). OP1A/OP1B are not available as an external signal in the SC16C652B. This bit is instead used in the Loopback mode only. In the Loopback mode, this bit is used to write the state of the modem RI interface signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 1   | MCR[1] | RTS logic 0 = force RTS output to a logic 1 (normal default condition) logic 1 = force RTS output to a logic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 0   | MCR[0] | DTR logic 0 = force DTR output to a logic 1 (normal default condition) logic 1 = force DTR output to a logic 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

# 7.7 Line Status Register (LSR)

This register provides the status of data transfers between the SC16C652B and the CPU.

Table 21. Line Status Register bits description

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | LSR[7] | FIFO data error.  logic 0 = no error (normal default condition)  logic 1 = at least one parity error, framing error or break indication is in the current FIFO data.  This bit is cleared when there are no remaining error flags associated with the remaining data in the FIFO.                                                                                                 |
| 6   | LSR[6] | THR and TSR empty. This bit is the Transmit Empty indicator. This bit is set to a logic 1 whenever the transmit holding register and the transmit shift register are both empty. It is reset to logic 0 whenever either the THR or TSR contains a data character. In the FIFO mode, this bit is set to '1' whenever the transmit FIFO and transmit shift register are both empty. |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 21. Line Status Register bits description...continued

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 5   | LSR[5] | THR empty. This bit is the Transmit Holding Register Empty indicator. This bit indicates that the UART is ready to accept a new character for transmission. In addition, this bit causes the UART to issue an interrupt to CPU when the THR interrupt enable is set. The THR bit is set to a logic 1 when a character is transferred from the transmit holding register into the transmitter shift register. The bit is reset to a logic 0 concurrently with the loading of the transmitter holding register by the CPU. In the FIFO mode, this bit is set when the transmit FIFO is empty; it is cleared when at least 1 byte is written to the transmit FIFO. |  |  |  |
| 4   | LSR[4] | Break interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|     |        | logic 0 = no break condition (normal default condition) logic 1 = the receiver received a break signal (RX was a logic 0 for one character frame time). In the FIFO mode, only one break character is loaded into the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 3   | LSR[3] | Framing error.  logic 0 = no framing error (normal default condition)  logic 1 = framing error. The receive character did not have a valid stop bit(s). In the FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 2   | LSR[2] | Parity error.  logic 0 = no parity error (normal default condition logic 1 = parity error. The receive character does not have correct parity information and is suspect. In the FIFO mode, this error is associated with the character at the top of the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 1   | LSR[1] | Overrun error.  logic 0 = no overrun error (normal default condition)  logic 1 = overrun error. A data overrun error occurred in the Receive Shift Register. This happens when additional data arrives while the FIFO is full. In this case, the previous data in the shift register is overwritten. Note that under this condition, the data byte in the Receive Shift Register is not transferred into the FIFO, therefore the data in the FIFO is not corrupted by the error.                                                                                                                                                                                |  |  |  |
| 0   | LSR[0] | Receive data ready.  logic 0 = no data in Receive Holding Register or FIFO (normal default condition)  logic 1 = data has been received and is saved in the Receive Holding Register or FIFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |

## 7.8 Modem Status Register (MSR)

This register provides the current state of the control interface signals from the modem, or other peripheral device to which the SC16C652B is connected. Four bits of this register are used to indicate the changed information. These bits are set to a logic 1 whenever a control input from the modem changes state. These bits are set to a logic 0 whenever the CPU reads this register.

Table 22. Modem Status Register bits description

| Bit | Symbol | Description                                                                                                                                                                                  |  |  |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | MSR[7] | CD. During normal operation, this bit is the complement of the $\overline{\text{CD}}$ input. Reading this bit in the Loopback mode produces the state of MCR[3] ( $\overline{\text{OP2}}$ ). |  |  |
| 6   | MSR[6] | I. During normal operation, this bit is the complement of the RI input. Reading this bit in the oopback mode produces the state of MCR[2] (OP1).                                             |  |  |
| 5   | MSR[5] | DSR. During normal operation, this bit is the complement of the $\overline{\text{DSR}}$ input. During the Loopback mode, this bit is equivalent to MCR[0] ( $\overline{\text{DTR}}$ ).       |  |  |
| 4   | MSR[4] | CTS. During normal operation, this bit is the complement of the CTS input. During the Loopback mode, this bit is equivalent to MCR[1] (RTS).                                                 |  |  |
| 3   | MSR[3] | $\Delta \overline{\text{CD}}^{[1]}$ logic 0 = no $\overline{\text{CD}}$ change (normal default condition)                                                                                    |  |  |

SC16C652B

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 22. Modem Status Register bits description...continued

| Bit | Symbol | Description                                                                                                                                                                                                                           |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |        | logic 1 = the $\overline{\text{CD}}$ input to the SC16C652B has changed state since the last time it was read. A modem Status Interrupt will be generated.                                                                            |
| 2   | MSR[2] | $\Delta \overline{RI}^{[1]}$ logic 0 = no $\overline{RI}$ change (normal default condition) logic 1 = the $\overline{RI}$ input to the SC16C652B has changed from a logic 0 to a logic 1. A modem Status Interrupt will be generated. |
| 1   | MSR[1] | ΔDSR <sup>[1]</sup> logic 0 = no DSR change (normal default condition) logic 1 = the DSR input to the SC16C652B has changed state since the last time it was read. A modem Status Interrupt will be generated.                        |
| 0   | MSR[0] | ΔCTS <sup>[1]</sup> logic 0 = no CTS change (normal default condition) logic 1 = the CTS input to the SC16C652B has changed state since the last time it was read. A modem Status Interrupt will be generated.                        |

<sup>[1]</sup> Whenever any MSR bit 3:0 is set to logic 1, a Modern Status Interrupt will be generated.

## 7.9 Scratchpad Register (SPR)

The SC16C652B provides a temporary data register to store 8 bits of user information.

## 7.10 Enhanced Feature Register (EFR)

Enhanced features are enabled or disabled using this register.

Bits 0 through 4 provide single or dual character software flow control selection. When the Xon1 and Xon2 and/ or Xoff1 and Xoff2 modes are selected, the double 8-bit words are concatenated into two sequential numbers.

Table 23. Enhanced Feature Register bits description

| Bit | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | EFR[7] | Automatic CTS flow control.  logic 0 = automatic CTS flow control is disabled (normal default condition)  logic 1 = enable automatic CTS flow control. Transmission will stop when CTS goes to a logic 1.  Transmission will resume when the CTS pin returns to a logic 0.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 6   | EFR[6] | Automatic RTS flow control. Automatic RTS may be used for hardware flow control by enabling EFR[6]. When Auto-RTS is selected, an interrupt will be generated when the receive FIFO is filled to the programmed trigger level and RTS will go to a logic 1 at the next trigger level. RTS will return to a logic 0 when data is unloaded below the next lower trigger level (programmed trigger level 1). The state of this register bit changes with the status of the hardware flow control. RTS functions normally when hardware flow control is disabled.  logic 0 = automatic RTS flow control is disabled (normal default condition) logic 1 = enable automatic RTS flow control |  |  |
| 5   | EFR[5] | Special Character Detect.  logic 0 = special character detect disabled (normal default condition)  logic 1 = special character detect enabled. The SC16C652B compares each incoming rec character with Xoff2 data. If a match exists, the received data will be transferred to FIFO a ISR[4] will be set to indicate detection of special character. Bit-0 in the X-registers corresp with the LSB bit for the receive character. When this feature is enabled, the normal softwa control must be disabled (EFR[3:0] must be set to a logic 0).                                                                                                                                        |  |  |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 23. Enhanced Feature Register bits description...continued

| Bit | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 4   | EFR[4]   | Enhanced function control bit. The content of IER[7:4], ISR[5:4], FCR[5:4], and MCR[7:5] can be modified and latched. After modifying any bits in the enhanced registers, EFR[4] can be set to a logic 0 to latch the new values. This feature prevents existing software from altering or overwrit the SC16C652B enhanced functions.  logic 0 = disable/latch enhanced features. IER[7:4], ISR[5:4], FCR[5:4], and MCR[7:5] are set to retain the user settings, then IER[7:4] ISR[5:4], FCR[5:4], and MCR[7:5] are set to a logic be compatible with SC16C554 mode. (Normal default condition.) |  |  |
|     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|     |          | logic 1 = enables the enhanced functions. When this bit is set to a logic 1, all enhanced features of the SC16C652B are enabled and user settings stored during a reset will be restored.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 3:0 | EFR[3:0] | Cont-3:0 Tx, Rx control. Logic 0 or cleared is the default condition. Combinations of software flow control can be selected by programming these bits. See <u>Table 24</u> .                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |

Table 24. Software flow control functions<sup>[1]</sup>

| Cont-3 | Cont-2 | Cont-1 | Cont-0 | TX, RX software flow controls                    |
|--------|--------|--------|--------|--------------------------------------------------|
| 0      | 0      | Х      | Х      | No transmit flow control                         |
| 1      | 0      | Х      | Х      | Transmit Xon1/Xoff1                              |
| 0      | 1      | Х      | Х      | Transmit Xon2/Xoff2                              |
| 1      | 1      | Х      | Х      | Transmit Xon1 and Xon2/Xoff1 and Xoff2           |
| X      | Х      | 0      | 0      | No receive flow control                          |
| X      | Х      | 1      | 0      | Receiver compares Xon1/Xoff1                     |
| X      | Х      | 0      | 1      | Receiver compares Xon2/Xoff2                     |
| 1      | 0      | 1      | 1      | Transmit Xon1/Xoff1                              |
|        |        |        |        | Receiver compares Xon1 and Xon2, Xoff1 and Xoff2 |
| 0      | 1      | 1      | 1      | Transmit Xon2/Xoff2                              |
|        |        |        |        | Receiver compares Xon1 and Xon2/Xoff1 and Xoff2  |
| 1      | 1      | 1      | 1      | Transmit Xon1 and Xon2/Xoff1 and Xoff2           |
|        |        |        |        | Receiver compares Xon1 and Xon2/Xoff1 and Xoff2  |

<sup>[1]</sup> When using a software flow control the Xon/Xoff characters cannot be used for data transfer.

## 7.11 SC16C652B external reset condition

Table 25. Reset state for registers

| Register | Reset state                            |
|----------|----------------------------------------|
| IER      | IER[7:0] = 0                           |
| FCR      | FCR[7:0] = 0                           |
| ISR      | ISR[7:1] = 0; ISR[0] = 1               |
| LCR      | LCR[7:0] = 0                           |
| MCR      | MCR[7:0] = 0                           |
| LSR      | LSR[7] = 0; LSR[6:5] = 1; LSR[4:0] = 0 |
| MSR      | MSR[7:4] = input signals; MSR[3:0] = 0 |

SC16C652B

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 25. Reset state for registers...continued

| Register | Reset state  |
|----------|--------------|
| SPR      | SFR[7:0] = 1 |
| DLL      | DLL[7:0] = X |
| DLM      | DLM[7:0] = X |

#### Table 26. Reset state for outputs

| Output     | Reset state       |
|------------|-------------------|
| TXA, TXB   | logic 1           |
| OP2A, OP2B | logic 1           |
| RTSA, RTSB | logic 1           |
| DTRA, DTRB | logic 1           |
| INTA, INTB | 3-state condition |

# 8 Limiting values

#### Table 27. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                 | Parameter                           | Conditions            | Min       | Max                   | Unit |
|------------------------|-------------------------------------|-----------------------|-----------|-----------------------|------|
| V <sub>CC</sub>        | supply voltage                      |                       | -         | 7                     | V    |
| V <sub>n</sub>         | voltage on any other pin            | at D7 to D0           | GND - 0.3 | V <sub>CC</sub> + 0.3 | V    |
|                        |                                     | at any input only pin | GND - 0.3 | 5.3                   | V    |
| T <sub>amb</sub>       | ambient temperature                 | operating in free air | -40       | +85                   | °C   |
| T <sub>stg</sub>       | storage temperature                 |                       | -65       | +150                  | °C   |
| P <sub>tot</sub> /pack | total power dissipation per package |                       | -         | 500                   | mW   |

# 9 Static characteristics

#### Table 28. Static characteristics

 $T_{amb}$  = -40 °C to +85 °C; tolerance of  $V_{CC}$  =  $\pm$  10 %; unless otherwise specified.

| Symbol               | Parameter                      | Conditions                           |     | V <sub>CC</sub> = 2.5 V |                 | V <sub>CC</sub> = 3.3 V |                 | V <sub>CC</sub> = 5.0 V |                 | Unit |
|----------------------|--------------------------------|--------------------------------------|-----|-------------------------|-----------------|-------------------------|-----------------|-------------------------|-----------------|------|
|                      |                                |                                      |     | Min                     | Max             | Min                     | Max             | Min                     | Max             |      |
| V <sub>IL(clk)</sub> | clock LOW-level input voltage  |                                      |     | -0.3                    | 0.45            | -0.3                    | 0.6             | -0.5                    | 0.6             | V    |
| V <sub>IH(clk)</sub> | clock HIGH-level input voltage |                                      |     | 1.8                     | V <sub>CC</sub> | 2.4                     | V <sub>CC</sub> | 3.0                     | V <sub>CC</sub> | V    |
| V <sub>IL</sub>      | LOW-level input voltage        | except X1 clock                      |     | -0.3                    | 0.65            | -0.3                    | 0.8             | -0.5                    | 0.8             | V    |
| V <sub>IH</sub>      | HIGH-level input voltage       | except X1 clock                      |     | 1.6                     | -               | 2.0                     | -               | 2.2                     | -               | V    |
| V <sub>OL</sub>      | LOW-level output voltage       | on all outputs                       | [1] |                         |                 |                         | •               | •                       |                 |      |
|                      |                                | I <sub>OL</sub> = 5 mA<br>(data bus) |     | -                       | -               | -                       | -               | -                       | 0.4             | V    |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 28. Static characteristics...continued

 $T_{amb}$  = -40 °C to +85 °C; tolerance of  $V_{CC}$  =  $\pm$  10 %; unless otherwise specified.

| Symbol                 | Parameter                       | Conditions                                     |     | V <sub>CC</sub> = | 2.5 V | V <sub>CC</sub> = | 3.3 V | V <sub>CC</sub> = 5.0 V |     | Unit |
|------------------------|---------------------------------|------------------------------------------------|-----|-------------------|-------|-------------------|-------|-------------------------|-----|------|
|                        |                                 |                                                |     |                   | Max   | Min               | Max   | Min                     | Max |      |
|                        |                                 | I <sub>OL</sub> = 4<br>mA (other<br>outputs)   |     | -                 | -     | -                 | 0.4   | -                       | -   | V    |
|                        |                                 | I <sub>OL</sub> = 2 mA<br>(data bus)           |     | -                 | 0.4   | -                 | -     | -                       | -   | V    |
|                        |                                 | I <sub>OL</sub> = 1.6<br>mA (other<br>outputs) |     | -                 | 0.4   | -                 | -     | -                       | -   | V    |
| V <sub>OH</sub>        | HIGH-level output voltage       | I <sub>OH</sub> = -5 mA (data bus)             |     | -                 | -     | -                 | -     | 2.4                     | -   | V    |
|                        |                                 | I <sub>OH</sub> = -1 mA<br>(other outputs)     |     | -                 | -     | 2.0               | -     | -                       | -   | V    |
|                        |                                 | I <sub>OH</sub> = -800 μA<br>(data bus)        |     | 1.85              | -     | -                 | -     | -                       | -   | V    |
|                        |                                 | I <sub>OH</sub> = -400 μA<br>(other outputs)   |     | 1.85              | -     | -                 | -     | -                       | -   | V    |
| I <sub>LIL</sub>       | LOW-level input leakage current |                                                |     | -                 | ±10   | -                 | ±10   | -                       | ±10 | μΑ   |
| I <sub>L(clk)</sub>    | clock leakage current           |                                                |     | -                 | ±30   | -                 | ±30   | -                       | ±30 | μA   |
| I <sub>CC</sub>        | supply current                  | f = 5 MHz                                      |     | -                 | 3.5   | -                 | 4.5   | -                       | 4.5 | mA   |
| I <sub>CC(sleep)</sub> | sleep mode supply current       |                                                | [2] | -                 | 50    | -                 | 50    | -                       | 50  | μΑ   |
| Ci                     | input capacitance               |                                                |     | -                 | 5     | -                 | 5     | -                       | 5   | pF   |

# **Dynamic characteristics**

Table 29. Dynamic characteristics

 $T_{amb}$  = -40 °C to +85 °C; tolerance of  $V_{CC}$  =  $\pm$  10 %; unless otherwise specified.

| Symbol            | Parameter                  | Conditions |        | V <sub>cc</sub> = | = 2.5 V | V <sub>cc</sub> = | = 3.3 V | V <sub>cc</sub> = | = 5.0 V | Unit |
|-------------------|----------------------------|------------|--------|-------------------|---------|-------------------|---------|-------------------|---------|------|
|                   |                            |            |        | Min               | Max     | Min               | Max     | Min               | Max     |      |
| t <sub>w1</sub>   | clock pulse duration       |            |        | 10                | -       | 6                 | -       | 6                 | -       | ns   |
| t <sub>w2</sub>   | clock pulse duration       |            |        | 10                | -       | 6                 | -       | 6                 | -       | ns   |
| f <sub>XTAL</sub> | oscillator/clock frequency |            | [1][2] | -                 | 48      | -                 | 80      |                   | 80      | MHz  |
| t <sub>6s</sub>   | address set-up time        |            |        | 0                 | -       | 0                 | -       | 0                 | -       | ns   |
| t <sub>6h</sub>   | address hold time          |            |        | 0                 | -       | 0                 | -       | 0                 | -       | ns   |
| t <sub>7d</sub>   | IOR delay from chip select |            |        | 10                | -       | 10                | -       | 10                | -       | ns   |
| t <sub>7w</sub>   | IOR strobe width           | 25 pF load |        | 77                | -       | 26                | -       | 23                | -       | ns   |

Except XTAL2,  $V_{OL}$  = 1 V typical. Sleep current might be higher if there is any activity on the UART data bus during Sleep mode.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Table 29. Dynamic characteristics...continued

 $T_{amb}$  = -40 °C to +85 °C; tolerance of  $V_{CC}$  =  $\pm$  10 %; unless otherwise specified.

| Symbol             | Parameter                                  | Conditions |     | V <sub>CC</sub> =  | = 2.5 V               | V <sub>CC</sub> = 3.3 V |                       | V <sub>CC</sub> = 5.0 V |                       | Unit |
|--------------------|--------------------------------------------|------------|-----|--------------------|-----------------------|-------------------------|-----------------------|-------------------------|-----------------------|------|
|                    |                                            |            |     | Min                | Max                   | Min                     | Max                   | Min                     | Max                   |      |
| t <sub>7h</sub>    | chip select hold time from IOR             |            |     | 0                  | -                     | 0                       | -                     | 0                       | -                     | ns   |
| t <sub>9d</sub>    | read cycle delay                           | 25 pF load |     | 20                 | -                     | 20                      | -                     | 20                      | -                     | ns   |
| t <sub>12d</sub>   | delay from IOR to data                     | 25 pF load |     | -                  | 77                    | -                       | 26                    | -                       | 23                    | ns   |
| t <sub>12h</sub>   | data disable time                          | 25 pF load |     | -                  | 15                    | -                       | 15                    | -                       | 15                    | ns   |
| t <sub>13d</sub>   | IOW delay from chip select                 |            |     | 10                 | -                     | 10                      | -                     | 10                      | -                     | ns   |
| t <sub>13w</sub>   | IOW strobe width                           |            |     | 20                 | -                     | 20                      | -                     | 15                      | -                     | ns   |
| t <sub>13h</sub>   | chip select hold time from IOW             |            |     | 0                  | -                     | 0                       | -                     | 0                       | -                     | ns   |
| t <sub>15d</sub>   | write cycle delay                          |            |     | 25                 | -                     | 25                      | -                     | 20                      | -                     | ns   |
| t <sub>16s</sub>   | data set-up time                           |            |     | 20                 | -                     | 20                      | -                     | 15                      | -                     | ns   |
| t <sub>16h</sub>   | data hold time                             |            |     | 15                 | -                     | 5                       | -                     | 5                       | -                     | ns   |
| t <sub>17d</sub>   | delay from IOW to output                   | 25 pF load |     | -                  | 100                   | -                       | 33                    | -                       | 29                    | ns   |
| t <sub>18d</sub>   | delay to set interrupt from<br>Modem input | 25 pF load |     | -                  | 100                   | -                       | 24                    | -                       | 23                    | ns   |
| t <sub>19d</sub>   | delay to reset interrupt from IOR          | 25 pF load |     | -                  | 100                   | -                       | 24                    | -                       | 23                    | ns   |
| t <sub>20d</sub>   | delay from stop to set interrupt           |            | [3] | -                  | 1T <sub>RCLK</sub>    | -                       | 1T <sub>RCLK</sub>    | -                       | 1T <sub>RCLK</sub>    | s    |
| t <sub>21d</sub>   | delay from IOR to reset interrupt          | 25 pF load |     | -                  | 100                   | -                       | 29                    | -                       | 28                    | ns   |
| t <sub>22d</sub>   | delay from start to set interrupt          |            |     | -                  | 100                   | -                       | 45                    | -                       | 40                    | ns   |
| t <sub>23d</sub>   | delay from IOW to transmit start           |            | [3] | 8T <sub>RCLK</sub> | 24T <sub>RCLK</sub>   | 8T <sub>RCLK</sub>      | 24T <sub>RCLK</sub>   | 8T <sub>RCLK</sub>      | 24T <sub>RCLK</sub>   | s    |
| t <sub>24d</sub>   | delay from IOW to reset interrupt          |            |     | -                  | 100                   | -                       | 45                    | -                       | 40                    | ns   |
| t <sub>25d</sub>   | delay from stop to set RXRDY               |            | [3] | -                  | 1T <sub>RCLK</sub>    | -                       | 1T <sub>RCLK</sub>    | -                       | 1T <sub>RCLK</sub>    | s    |
| t <sub>26d</sub>   | delay from IOR to reset RXRDY              |            |     | -                  | 100                   | -                       | 45                    | -                       | 40                    | ns   |
| t <sub>27d</sub>   | delay from IOW to set TXRDY                |            |     | -                  | 100                   | -                       | 45                    | -                       | 40                    | ns   |
| t <sub>28d</sub>   | delay from start to reset                  |            | [3] | -                  | 8T <sub>RCLK</sub>    | -                       | 8T <sub>RCLK</sub>    | -                       | 8T <sub>RCLK</sub>    | s    |
| t <sub>RESET</sub> | RESET pulse width                          |            | [4] | 200                | -                     | 40                      | -                     | 40                      | -                     | ns   |
| N                  | baud rate divisor                          |            |     | 1                  | (2 <sup>16</sup> - 1) | 1                       | (2 <sup>16</sup> - 1) | 1                       | (2 <sup>16</sup> - 1) |      |

<sup>[1]</sup> Applies to external clock, crystal oscillator max 24 MHz.

SC16C652B

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> Maximum frequency =  $\frac{1}{t_{w3}}$ 

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

- [3] RCLK is an internal signal derived from divisor latch LSB (DLL) and divisor latch MSB (DLM) divisor latches.
- [4] RESET pulse must happen when these signals are inactive:  $\overline{\text{CSA}}$ ,  $\overline{\text{CSB}}$ ,  $\overline{\text{IOW}}$ ,  $\overline{\text{IOR}}$ .

## 10.1 Timing diagrams









5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/decoder



Figure 15. Transmit ready timing in FIFO mode (DMA mode '1')



5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# 11 Package outline



| OUTLINE  |        | REFER  | ENCES | EUROPEAN | ISSUE DATE |                                 |  |
|----------|--------|--------|-------|----------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA |          | PROJECTION |                                 |  |
| SOT313-2 | 136E05 | MS-026 |       |          |            | <del>00-01-19</del><br>03-02-25 |  |

Figure 18. Package outline SOT313-2 (LQFP48)



5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# 12 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 12.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 12.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

#### 12.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 12.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 20</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board

SC16C652E

All information provided in this document is subject to legal disclaimers.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak
temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to
make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low
enough that the packages and/or boards are not damaged. The peak temperature of the package depends on
package thickness and volume and is classified in accordance with <u>Table 30</u> and <u>Table 31</u>

Table 30. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|--|
|                        | Volume (mm³)                    |       |  |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |  |

Table 31. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|--|--|--|
|                        | Volume (mm³)                    | olume (mm³) |        |  |  |  |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 20.



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# 13 Abbreviations

#### Table 32. Abbreviations

| able of Abbieviations |                                             |  |  |  |  |
|-----------------------|---------------------------------------------|--|--|--|--|
| Acronym               | Description                                 |  |  |  |  |
| CMOS                  | Complementary Metal-Oxide Semiconductor     |  |  |  |  |
| CPU                   | Central Processing Unit                     |  |  |  |  |
| DMA                   | Direct Memory Access                        |  |  |  |  |
| FIFO                  | First In, First Out                         |  |  |  |  |
| IrDA                  | Infrared Data Association                   |  |  |  |  |
| ISDN                  | Integrated Service Digital Network          |  |  |  |  |
| LSB                   | Least Significant Bit                       |  |  |  |  |
| MSB                   | Most Significant Bit                        |  |  |  |  |
| TTL                   | Transistor-Transistor Logic                 |  |  |  |  |
| UART                  | Universal Asynchronous Receiver/Transmitter |  |  |  |  |
|                       |                                             |  |  |  |  |

# 14 Revision history

Table 33. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Change notice                                                                                                                                                                                                                                                                                               | Supersedes                                                                                                                                                                           |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC16C652B v5.0 | 20231102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                                                                                                                                                                           | SC16C652B_4                                                                                                                                                                          |
| Modifications: | NXP Semicondu  Legal texts have  Section 2, 3 <sup>rd</sup> but and added footh  Table 10, descript below the prograte of the seminary o | been adapted to the new compullet item changed from "5 V tole note ption of bit IER[1] modified (appearmed trigger level."  anged parameter from "voltage conditions: "at input only pin" and ack)" changed to "Ptot/pack"  CK), LOW-level clock input voltage conditions: "at input only pin" and ack)" changed to "Ptot/pack"  CK), LOW-level clock input voltage conditions and "except X1 clock" to Condition oved "except X1 clock" to Condition oved "except X1 clock" to Condition of "I <sub>CL</sub> " to "I <sub>L(clk)</sub> "  Tole "I <sub>CL</sub> " to "I <sub>L(clk)</sub> "  Tole "t <sub>1w</sub> , t <sub>2w</sub> " to two separate syntote and its reference at t <sub>RESET</sub> and symbols from "t <sub>1w</sub> , t <sub>2w</sub> and t <sub>3v</sub> | pany name where apperant inputs" to "5 V to ended ", or when data at any pin" to "voltaged "at D7 to D0"  ge" to "V <sub>IL(clk)</sub> , clock Lage" to "V <sub>IH(clk)</sub> , clock itions column litions column ons column, and ness sleep mode supply combols "t <sub>w1</sub> " and "t <sub>w2</sub> " | propriate. plerant on input only pins", a in the transmit FIFO falls e on any other pin"; added  OW-level input voltage" HIGH-level input voltage" ted following conditions  urrent" |
| SC16C652B_4    | 20050901                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Product data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                                                                                                                                                                           | SC16C652B-03                                                                                                                                                                         |

Table 33. Revision history...continued

| Document ID                      | Release date | Data sheet status | Change notice | Supersedes   |
|----------------------------------|--------------|-------------------|---------------|--------------|
| SC16C652B-03 (9397<br>750 14452) | 20041210     | Product data      | -             | SC16C652B-02 |
| SC16C652B-02 (9397<br>750 13123) | 20040617     | Product data      | -             | SC16C652B-01 |
| SC16C652B-01 (9397<br>750 11972) | 20040326     | Product data      | -             | -            |

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

# Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

SC16C652E

All information provided in this document is subject to legal disclaimers.

# 5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

5 V, 3.3 V and 2.5 V dual UART, 5 Mbit/s (max.) with 32-byte FIFOs and infrared (IrDA) encoder/

## **Tables**

| Tab. 1.  | Ordering information2                        | Tab. 17. | LCR[5:3] parity selection                    | 20 |
|----------|----------------------------------------------|----------|----------------------------------------------|----|
| Tab. 2.  | Pin description4                             | Tab. 18. | LCR[2] stop bit length                       |    |
| Tab. 3.  | Serial port selection7                       | Tab. 19. | LCR[1:0] word length                         |    |
| Tab. 4.  | Internal registers decoding8                 | Tab. 20. | Modem Control Register bits description      |    |
| Tab. 5.  | Flow control mechanism9                      | Tab. 21. | Line Status Register bits description        |    |
| Tab. 6.  | Baud rate generator programming table        | Tab. 22. | Modem Status Register bits description       |    |
|          | using a 1.8432 MHz clock11                   | Tab. 23. | Enhanced Feature Register bits description . |    |
| Tab. 7.  | Effect of DMA mode on state of RXRDY pin 11  | Tab. 24. | Software flow control functions              |    |
| Tab. 8.  | Effect of DMA mode on state of TXRDY pin 12  | Tab. 25. | Reset state for registers                    | 24 |
| Tab. 9.  | SC16C652B internal registers14               | Tab. 26. | Reset state for outputs                      |    |
| Tab. 10. | Interrupt Enable Register bits description15 | Tab. 27. | Limiting values                              |    |
| Tab. 11. | FIFO Control Register bits description 17    | Tab. 28. | Static characteristics                       |    |
| Tab. 12. | RCVR trigger levels                          | Tab. 29. | Dynamic characteristics                      | 26 |
| Tab. 13. | TX FIFO trigger levels18                     | Tab. 30. | SnPb eutectic process (from J-STD-020D)      |    |
| Tab. 14. | Interrupt source19                           | Tab. 31. | Lead-free process (from J-STD-020D)          |    |
| Tab. 15. | Interrupt Status Register bits description19 | Tab. 32. | Abbreviations                                |    |
| Tab. 16. | Line Control Register bits description19     | Tab. 33. | Revision history                             | 38 |
| Figur    | es                                           |          |                                              |    |
| Fig. 1.  | Block diagram of SC16C652B 3                 | Fig. 12. | Receive ready timing in FIFO mode            | 31 |
| Fig. 2.  | Pin configuration for LQFP484                | Fig. 13. | Transmit timing                              |    |
| Fig. 3.  | Pin configuration for HVQFN324               | Fig. 14. | Transmit ready timing in non-FIFO mode       |    |
| Fig. 4.  | Crystal oscillator connection11              | Fig. 15. | Transmit ready timing in FIFO mode (DMA      |    |
| Fig. 5.  | Internal loopback mode diagram13             |          | mode '1')                                    | 32 |
| Fig. 6.  | General write timing28                       | Fig. 16. | Infrared transmit timing                     | 33 |
| Fig. 7.  | General read timing28                        | Fig. 17. | Infrared receive timing                      | 33 |
| Fig. 8.  | Modem input/output timing29                  | Fig. 18. | Package outline SOT313-2 (LQFP48)            | 34 |
| Fig. 9.  | External clock timing29                      | Fig. 19. | Package outline SOT617-1 (HVQFN32)           | 35 |
| Fig. 10. | Receive timing30                             | Fig. 20. | Temperature profiles for large and small     |    |
| Fig. 11. | Receive ready timing in non-FIFO mode30      |          | components                                   | 37 |