

### **SCA3300**

# **Data Sheet**

# **SCA3300-D01**

### **3-axis industrial accelerometer with digital SPI interface**

### **Features**

- 3-axis (XYZ) accelerometer
- User selectable measurement modes:
	- $± 1.5g, ± 3g, ± 6g$  with 70 Hz LPF ± 1.5g with 10 Hz LPF
- −40°C…+125°C operating range
- 3.0V…3.6V supply voltage
- SPI digital interface
- Extensive self-diagnostics features
- Ultra-low 37 µg/√Hz noise density
- Excellent offset stability
- Size  $8.6 \times 7.6 \times 3.3$  mm  $(\vert \times \text{w} \times \text{h})$
- RoHS compliant robust DFL plastic package suitable for lead free soldering process and SMD mounting
- Proven capacitive 3D-MEMS technology

### **Applications**

SCA3300-D01 is targeted at applications demanding high stability with tough environmental requirements.

Typical applications include:

- Leveling
- Angle measurement
- Tilt Compensation
- Inertial Measurement Units (IMUs)
- Motion analysis and control
- Navigation systems

### **Overview**

The SCA3300-D01 is a high performance accelerometer sensor component. It is a three-axis accelerometer sensor based on Murata's proven capacitive 3D-MEMS technology. Signal processing is done in mixed signal ASIC with flexible SPI digital interface. Sensor element and ASIC are packaged into 12 pin pre-molded plastic housing that guarantees reliable operation over product's lifetime.

The SCA3300-D01 is designed, manufactured and tested for high stability, reliability and quality requirements. The component has extremely stable output over wide range of temperature and vibration. The component has several advanced self-diagnostics features, is suitable for SMD mounting and is compatible with RoHS and ELV directives.





### **TABLE OF CONTENTS**









### <span id="page-3-0"></span>**1 Introduction**

This document contains essential technical information about the SCA3300-D01 sensor including specifications, SPI interface descriptions, user accessible register details, electrical properties and application information. This document should be used as a reference when designing in SCA3300-D01 component.

### <span id="page-3-1"></span>**2 Specifications**

### <span id="page-3-2"></span>**2.1 Abbreviations**



### <span id="page-3-3"></span>**2.2 General Specifications**

General specifications for SCA3300-D01 component are presented in [Table 1.](#page-3-4) All analog voltages are related to the potential at AVSS and all digital voltages are related to the potential at DVSS.

<span id="page-3-4"></span>Table 1 General specifications





### <span id="page-4-0"></span>**2.3 Accelerometer Performance Specifications**

Table 2 Accelerometer performance specifications. Supply voltage VDD =  $3.3$  V and room temperature (RT) +23 °C unless otherwise specified. Definition of gravitational acceleration:  $g = 9.819 \text{ m/s}^2$ 



Min and Max values are validation ±3 sigma variation limits from test population at the minimum. Min and Max values are not guaranteed. Nominal values are mean values from validation test population.

- A) Includes calibration error, temperature, supply voltage and drift over lifetime.
- B) Deviation from value at room temperature (RT).
- C) Straight line through specified measurement range end points.
- D) Cross axis sensitivity is the effect of a signal from orthogonal axes to the measured axis.
- E) SPI communication and EMI may affect the noise level. Used SPI clock and EMI conditions should be carefully validated. Recommended SPI clock is 2 MHz - 4 MHz to achieve the best performance; see section [2.8.2](#page-12-0) [SPI AC Characteristics](#page-12-0) for details.
- F) Power on start-up time does not include output settling time



### <span id="page-5-0"></span>**2.4 Temperature Sensor Performance Specification**



Table 3 Temperature sensor performance specifications

Temperature is converted to °C with following equation:

Temperature  $[°C] = -273 + (TEMP / 18.9)$ ,

where TEMP is temperature sensor output register content in decimal format.

#### <span id="page-5-2"></span><span id="page-5-1"></span>**2.5 Absolute Maximum Ratings**

Within the maximum ratings [\(Table 4\)](#page-5-2), no damage to the component shall occur. Parametric values may deviate from specification, yet no functional failure shall occur.

| Symbol     | Description                                          | Min.       | <b>Typ</b> | Max.       | Unit |
|------------|------------------------------------------------------|------------|------------|------------|------|
| <b>VDD</b> | Supply voltage analog circuitry                      | $-0.3$     |            | 4.3        |      |
| DIN/DOUT   | Maximum voltage at digital input and output pins     | $-0.3$     |            | $DVIO+0.3$ | V    |
| Topr       | Operating temperature range                          | $-40$      |            | $+125$     | °C   |
| Tstg       | Storage temperature range                            | $-40$      |            | $+150$     | °C   |
| ESD HBM    | ESD according Human Body Model (HBM)<br>Q100-002     | $-2000$    |            | 2000       |      |
| ESD CDM    | ESD according Charged Device Model (CDM)<br>Q100-011 | -1000      |            | 1000       |      |
| US         | Ultrasonic agitation (cleaning, welding, etc.)       | Prohibited |            |            |      |

Table 4 Absolute maximum ratings



### <span id="page-6-0"></span>**2.6 Pin Description**



The pinout for SCA3300-D01 is presented in [Figure 1.](#page-6-1)

<span id="page-6-1"></span>Figure 1 Pinout for SCA3300-D01









### <span id="page-7-0"></span>**2.7 Typical Performance Characteristics**

Figure 2 Accelerometer typical offset temperature behavior







Figure 3 Example of accelerometer long term stability during 1000h HTOL. Test condition =  $+125$  °C, Vsupply=3.6 V. Data measurement condition =  $+25$  °C.







Figure 4 Accelerometer typical sensitivity temperature error in %



Figure 5 Left: Vibration rectification error; Sine sweep 500...5 KHz with 4 g amplitude and 5 kHz...25 kHz with 2 g amplitude. Right: Accelerometer typical linearity behavior





Figure 6 Left: Accelerometer typical noise density. Right: Typical Allan deviation



### <span id="page-11-0"></span>**2.8 Digital I/O Specification**

### <span id="page-11-2"></span><span id="page-11-1"></span>**2.8.1 DC Characteristics**

[Table 6](#page-11-2) describes the DC characteristics of SCA3300-D01 sensor SPI I/O pins. Supply voltage is 3.3 V unless otherwise specified. Current flowing into the circuit has a positive value.

#### Table 6 SPI DC Characteristics





### <span id="page-12-0"></span>**2.8.2 SPI AC Characteristics**

The AC characteristics of SCA3300-D01 are defined in [Figure 7](#page-12-1) and [Table 7.](#page-12-2)



### <span id="page-12-1"></span>Figure 7 Timing diagram of SPI communication



<span id="page-12-2"></span>Table 7 SPI AC electrical characteristics

\* SPI communication may affect the noise level. Used SPI clock should be carefully validated. Recommended SPI clock is 2 MHz - 4 MHz to achieve the best performance.



#### <span id="page-13-0"></span>**2.9 Measurement Axis and Directions**



Figure 8 SCA3300-D01 measurement directions

Table 8 SCA3300-D01 accelerometer measurement directions





### <span id="page-14-0"></span>**2.10 Package Characteristics**

### <span id="page-14-1"></span>**2.10.1 Package Outline Drawing**



Figure 9 Package outline. The tolerances are according to ISO2768-f (see [Table 9\)](#page-14-2)

<span id="page-14-2"></span>





### <span id="page-15-0"></span>**2.11 PCB Footprint**



Figure 10 Recommended PWB pad layout for SCA3300-D01. All dimensions are in mm. The tolerances are according to ISO2768-f (see [Table 9\)](#page-14-2)

### <span id="page-15-1"></span>**3 General Product Description**

The SCA3300-D01 sensor includes acceleration sensing element and Application-Specific Integrated Circuit (ASIC). [Figure 11](#page-15-2) contains an upper level block diagram of the component.



<span id="page-15-2"></span>Figure 11 SCA3300-D01 component block diagram

The sensing elements are manufactured using Murata proprietary High Aspect Ratio (HAR) 3D-MEMS process, which enables making robust, extremely stable and low noise capacitive sensors.



The acceleration sensing element consists of four acceleration sensitive masses. Acceleration causes capacitance change that is converted into a voltage change in the signal conditioning ASIC.

#### <span id="page-16-0"></span>**3.1 Factory Calibration**

SCA3300-D01 sensors are factory calibrated. No separate calibration is required in the application. Calibration parameters are stored to non-volatile memory during manufacturing. The parameters are read automatically from the internal non-volatile memory during the start-up.

Assembly can cause offset/bias errors to the sensor output. If best possible accuracy is required, system level offset/bias calibration (zeroing) after assembly is recommended. Offset calibration is recommended to be performed not earlier than 12 hours after reflow. It should be noted that accuracy can be improved with longer stabilization time.

### <span id="page-16-1"></span>**4 Component Operation and Reset**

#### <span id="page-16-2"></span>**4.1 Component Operation**

Sensor ODR in normal operation mode is 2000 Hz. Registers are updated in every 0.5 ms and if all data is not read the full noise performance of sensor is not met.

In order to achieve optimal performance, it is recommended that during normal operation acceleration outputs ACCX, ACCY, ACCZ are read in every cycle using sensor ODR. It is necessary to read STATUS register only if return status (RS) indicates error.



### <span id="page-17-0"></span>**4.2 Start-up Sequence**

Table 10 Start-Up Sequence



\* RS bits in returned SPI response during normal start-up. See [5.1.5](#page-21-0) [Return Status](#page-21-0) for more information.

\*\* if not set, mode1 is used.



### <span id="page-18-0"></span>**4.3 Operation Modes**

SCA3300-D01 provides four user selectable operation modes. Default operation mode is mode 1:  $\pm$  3 g full-scale with 70 Hz 1<sup>st</sup> order low pass filter. After power-off, reset (SW or HW) or unintentional power-off, operation mode will be set to mode1. Current operation mode can be read with "read CMD" SPI command, see sections [5.1.4](#page-20-0) [Operations](#page-20-0) and [6.4](#page-29-1) [CMD.](#page-29-1)



<span id="page-18-4"></span>

### <span id="page-18-1"></span>**5 Component Interfacing**

#### <span id="page-18-2"></span>**5.1.1 General**

SPI communication transfers data between the SPI master and registers of the SCA3300-D01 ASIC. The SCA3300-D01 always operates as a slave device in masterslave operation mode. 3-wire SPI connection is not supported.





#### <span id="page-18-3"></span>**5.1.2 Protocol**

The SPI is a 32-bit 4-wire slave configured bus. Off-frame protocol is used so each transfer consists of two phases. A response to the request is sent within next request frame. The response concurrent to the request contains the data requested by the previous command. The first bit in a sequence is an MSB.

The SPI transmission is always started with the falling edge of chip select, CSB. The data bits are sampled at the rising edge of the SCK signal. The data is captured on the rising edge (MOSI line) of the SCK and it is propagated on the falling edge (MISO line) of the SCK. This equals to SPI Mode  $0$  (CPOL = 0 and CPHA = 0).

NOTE: For sensor operation, time between consecutive SPI requests (i.e. CSB high) must be at least 10 µs. If less than 10 µs is used, output data will be corrupted.





Figure 12 SPI Protocol

### <span id="page-19-0"></span>**5.1.3 SPI Frame**

The SPI Frame is divided into four parts:

- 1. Operation Code (OP), consisting of Read/Write (RW) and Address (ADDR)
- 2. Return Status (RS, in MISO)
- 3. Data (D)
- 4. Checksum (CRC)

See [Figure 13](#page-19-1) and [Table 13](#page-20-2) Table 13 [SPI Frame Specification](#page-20-2) for more details. For allowed SPI operating commands see [Table 14.](#page-20-1)



<span id="page-19-1"></span>Figure 13 SPI Frame



| Name      | <b>Bits</b> | Description                   | MISO / MOSI                                                                                                               |  |                              |  |
|-----------|-------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|------------------------------|--|
| <b>OP</b> | $[31:26]$   | Operation code<br>$RW + ADDR$ | $\lceil 5 \rceil$ =<br>0P<br>RW<br>$Read = 0 / Write = 1$<br>OP $[4:0] = ADDR$<br>Register address                        |  |                              |  |
| <b>RS</b> |             | [25:24] Return status         | <b>MISO</b><br>'00' - Startup in progress<br>'01' - Normal operation, no flags<br>$'10'$ - (Not in use)<br>$'11'$ - Error |  | <b>MOSI</b><br>'00' - Always |  |
| l D       | [23:8]      | Data                          | Returned data / data to write                                                                                             |  |                              |  |
| CRC       | [7:0]       | Checksum                      | See section 5.2                                                                                                           |  |                              |  |

<span id="page-20-2"></span>Table 13 SPI Frame Specification

Return Status (RS) shows error (i.e. '11') when an error flag (or flags) is active in, or if previous MOSI-command had incorrect CRC.

### <span id="page-20-1"></span><span id="page-20-0"></span>**5.1.4 Operations**

Allowed operation commands are shown in [Table 14.](#page-20-1) No other commands are allowed.



Table 14 Operations and their equivalent SPI frames



### <span id="page-21-2"></span><span id="page-21-0"></span>**5.1.5 Return Status**

SPI frame Return Status bits (RS bits) indicate the functional status of the sensor. See [Table 15](#page-21-2) for RS definitions.

Table 15 Return Status definitions



The priority of the return status states is from high to low: 00  $\rightarrow$  11  $\rightarrow$  01

Return Status (RS) shows error (i.e. '11') when an error flag (or flags) is active in Status Summary register, or if previous MOSI-command had incorrect frame CRC. See [6.3](#page-27-1) [STATUS](#page-27-1) for more information.

### <span id="page-21-3"></span><span id="page-21-1"></span>**5.2 Checksum (CRC)**

For SPI transmission error detection a Cyclic Redundancy Check (CRC) is implemented, for details see [Table 16.](#page-21-3)

Table 16 SPI CRC definition



The CRC value used in system level software has to be initialized with FFh to ensure a CRC failure in case of stuck-at-0 and stuck-at-1 error on the SPI bus. C-programming language example for CRC calculation is presented in [Figure 14.](#page-22-0) It can be used as is in an appropriate programming context.





```
// Calculate CRC for 24 MSB's of the 32 bit dword
// (8 LSB's are the CRC field and are not included in CRC calculation)
uint8 t CalculateCRC(uint32 t Data)
{
   uint8_t BitIndex;
   uint8_t BitValue;
   uint8_t CRC;
  CRC = 0xFF;for (BitIndex = 31; BitIndex > 7; BitIndex --)
   {
    BitValue = (uint8_t)(Data \gg BitIndex) 8 0x01); CRC = CRC8(BitValue, CRC);
   }
  CRC = (uint8_t)~CRC; return CRC;
}
static uint8_t CRC8(uint8_t BitValue, uint8_t CRC)
{
   uint8_t Temp;
  Temp = (uint8_t)(CRC & 0x80);if (BitValue == 0x01)
   {
    Temp ^{\wedge} = 0x80;
   }
  CRC \leqslant = 1;
  if (Temp > 0)
   {
   CRC ^{\wedge} = 0x1D;
   }
   return CRC;
}
```
<span id="page-22-0"></span>Figure 14 C-programming language example for CRC calculation

In case of wrong CRC in MOSI write/read, RS bits "11" are set in the next SPI response, STATUS register is not changed, and write command is discarded. If CRC in MISO SPI response is incorrect, communication failure occurred.

CRC calculation example:

Read ACC\_X register (04h)  $SPI [31:8] = 040000h \rightarrow CRC = F7h$ SPI [7:0] = F7h SPI frame = 040000F7h



### <span id="page-23-0"></span>**6 Register Definition**

SCA3300-D01 contains two user switchable register banks. Default register bank is #0. One should have register bank #0 always active, unless data from bank #1 is required. After reading data from bank #1 is finished, one should switch back to bank #0 to ensure no accidental read / writes in unwanted registers. See [6.7](#page-32-1) [SELBANK](#page-32-1) for more information for selecting active register bank. [Table 17](#page-23-1) shows overview of register banks and register addresses.



<span id="page-23-1"></span>Table 17 Register address space overview



User should not access reserved registers. Power-cycle and reset will reset all written settings.

#### <span id="page-24-0"></span>**6.1 Sensor Data Block**

Table 18 Sensor data block description



Table 19 Sensor data block operations



### <span id="page-24-1"></span>**6.1.1 Example of Acceleration Data Conversion**

For example, if ACC\_X register read results:  $ACC_X = 0500DC1Ch$ , the register content is converted to acceleration rate as follows:



#### $OP + RS$



```
Data = ACC_X register content
       00DCh
            00DCh \rightarrow 220d = in 2's complement format
            Acceleration:
            = 220 LSB / sensitivity(mode1)
            = 220 LSB / 2700 LSB/g
            = 0.081 g
CRC
       1Ch
```
CRC of 0500DCh, see section [5.2](#page-21-1)



### <span id="page-25-0"></span>**6.1.2 Example of Temperature Data Conversion**

For example, if TEMPERATURE register read results: TEMPERATURE = 15161E0Ah, the register content is converted to temperature as follows:



OP + RS





### <span id="page-26-0"></span>**6.2 STO**

#### Table 20 STO (self-test output) description



Table 21 STO operation



If self-test option is desired in application, following guidelines should be taken into account. STO is used to monitor if accelerometer is functioning correctly. It provides information on signal saturation during vibration and shock events. STO should be read continuously in the normal operation sequence after XYZ acceleration readings.

STO threshold monitoring should be implemented on application software. Failure thresholds and failure tolerant time of the system are application specific and should be carefully validated. Monitoring can be implemented by counting the subsequent "STO signal exceeding threshold" –events. Examples for STO thresholds are shown in [Table](#page-26-1)  [22.](#page-26-1)



Failure-tolerant time, e.g. event counter how many times threshold is exceeded

Component failure can be suspected if the STO signal exceeds the threshold level continuously after performing component hard reset in static (no vibration) condition.

<span id="page-26-1"></span>





### <span id="page-27-0"></span>**6.2.1 Example of Self-Test Analysis**

For example, if STO register read results: STO = 1100017Bh, the register value can be converted as follows:



### OP + RS



### <span id="page-27-1"></span>**6.3 STATUS**

Table 23 STATUS description



#### Table 24 STATUS operation



#### Table 25 STATUS register







#### Table 26 STATUS register bit description

Software (SW) reset is done with SPI operation (see [5.1.4\)](#page-20-0). Hardware (HW) reset is done by power cycling the sensor. If these do not reset the error, then possible component error has occurred and system needs to be shut down and part returned to supplier.



### <span id="page-29-0"></span>**6.3.1 Example of STATUS summary reset**

STATUS summary is reset by reading it. Below is an example of MOSI commands and corresponding MISO responses for command Read STATUS summary when there is SAT bit high in STATUS summary (Data = 0x0040).

Due to off-frame protocol of SPI the first response to MOSI command is a response to earlier MOSI command and is thus not applicable in this example.

The Return Status bits show an error (b'11) even with the first MOSI command and are reset after the second command (b'01). Return Status bits are defined in Chapter [5.1.5.](#page-21-0)



### <span id="page-29-1"></span>**6.4 CMD**

#### Table 27 CMD description



#### Table 28 CMD operations



#### Table 29 CMD register





| <b>Bit</b>     | Name        | Description           |  |
|----------------|-------------|-----------------------|--|
| 15:8           | Reserved    | Reserved              |  |
| 7              | Factory use | Factory use           |  |
| 6              | Factory use | Factory use           |  |
| 5              | SW_RST      | Software (SW) Reset   |  |
| 4              | Factory use | Factory use           |  |
| 3              | Factory use | Factory use           |  |
| $\overline{2}$ | PD          | Power Down            |  |
| 1:0            | <b>MODE</b> | <b>Operation Mode</b> |  |

Table 30 CMD register bit description

Sets operation mode of the SCA3300-D01. After power-off, reset (SW or HW) or unintentional power-off, normal start-up sequence must be followed. Note: mode will be set to default mode1.

Operation modes are described in section [4.3.](#page-18-0)

Changing mode will set Status Summary bit 1 to high. Thus RS bits will show '11' (see [5.1.5.](#page-21-0))

Note: User must not configure other than given valid commands, otherwise power-off or reset is required.

#### <span id="page-30-0"></span>**6.5 WHOAMI**

Table 31 WHOAMI description



Table 32 WHOAMI operations



#### Table 33 WHOAMI register



WHOAMI is an 8-bit register for component identification. Returned value is 51h.

Note: as returned value is fixed, this can be used to ensure SPI communication is working correctly.



### <span id="page-31-0"></span>**6.6 Serial Block**

#### Table 34 Serial block description



#### Table 35 Serial block operations



Serial Block contains sensor serial number in two 16 bit registers in register bank #1, see [6.7](#page-32-1) [SELBANK](#page-32-1) for information how to switch register banks. The same serial number is also written on top of the sensor.

The following procedure is recommended when reading serial number:

- 1. Change active register bank to #1
- 2. Read registers 19h and 1Ah
- 3. Change active register back to bank #0
- 4. Resolve serial number:
	- 1. Combine result data from 1Ah[16:31] and 19h[0:15]
	- 2. Convert HEX to DEC
	- 3. Add letters "B33" to end



#### <span id="page-32-0"></span>**6.6.1 Example of Resolving Serial Number**



4. Resolve serial number

- 1. Combined Serial number: 3CE5F7DA
- 2. HEX to DEC: 1021704154
- 3. Add "B33": 1021704154B33
- $\rightarrow$  Full Serial number: 1021704154B33

#### <span id="page-32-1"></span>**6.7 SELBANK**

Table 36 SELBANK description



Table 37 SELBANK operations



SELBANK is used to switch between memory banks #0 and #1. It's recommended to keep memory bank #0 selected unless register from bank #1 is required, for example, reading serial number of sensor. After using bank #1 user should switch back to bank #0.



### <span id="page-33-0"></span>**7 Application Information**

### <span id="page-33-1"></span>**7.1 Application Circuitry and External Component Characteristics**

See [Figure 15](#page-33-2) and [Table 38](#page-34-0) for specification of the external components. The PCB layout example is shown in [Figure 16.](#page-34-1)



<span id="page-33-2"></span>Figure 15 Application schematic



| Symbol | Description                                                                                                                                                                            |            | Min. | Nom. | Max.       | Unit            |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------|------------|-----------------|
| C1     | Decoupling capacitor between VDD and GND<br>Recommended component:<br>Murata GCM155R71C104KA55, 0402, 16V, X7R<br>Capacitor availability should be confirmed from<br>www.murata.com    | <b>ESR</b> | 70   | 100  | 130<br>100 | nF<br>$m\Omega$ |
| C2     | Decoupling capacitor between A EXTC and GND<br>Recommended component:<br>Murata GCM155R71C104KA55, 0402, 16V, X7R<br>Capacitor availability should be confirmed from<br>www.murata.com | <b>ESR</b> | 70   | 100  | 130<br>100 | nF<br>$m\Omega$ |
| CЗ     | Decoupling capacitor between D_EXTC and GND<br>Recommended component:<br>Murata GCM155R71C104KA55, 0402, 16V, X7R<br>Capacitor availability should be confirmed from<br>www.murata.com | <b>FSR</b> | 70   | 100  | 130<br>100 | nF<br>$m\Omega$ |
| C4     | Decoupling capacitor between DVIO and GND<br>Recommended component:<br>Murata GCM155R71C104KA55, 0402, 16V, X7R<br>Capacitor availability should be confirmed from<br>www.murata.com   | <b>ESR</b> | 70   | 100  | 130<br>100 | nF<br>mQ        |

<span id="page-34-0"></span>Table 38. External component description for SCA3300-D01



<span id="page-34-1"></span>Figure 16 Application PCB layout

General circuit diagram and PCB layout recommendations for SCA3300-D01:

- 1. Connect decoupling SMD capacitors (C1 C4) right next to respective component pins.
- 2. Place ground plate under component.
- 3. Do not route signals or power supplies under the component on top layer.
- 4. Ensure good ground connection of DVSS, AVSS, and EMC\_GND pins

**Murata Electronics Oy SCA3300-D01** Doc.No. 3165 www.murata.com Rev. 2



#### <span id="page-35-0"></span>**7.2 Assembly Instructions**

The Moisture Sensitivity Level of the component is Level 3 according to the IPC/JEDEC JSTD-020C. The part is delivered in a dry pack. The manufacturing floor time (out of bag) at the customer's end is 168 hours.

Usage of PCB coating materials may penetrate component lid and affect component performance. PCB coating is not allowed.

Sensor components shall not be exposed to chemicals which are known to react with silicones, such as solvents. Sensor components shall not be exposed to chemicals with high impurity levels, such as CI-, Na+, NO3-, SO4-, NH4+ in excess of >10 ppm. Flame retardants such as Br or P containing materials shall be avoided in close vicinity of sensor component. Materials with high amount of volatile content should also be avoided.

If heat stabilized polymers are used in application, user should check that no iodine, or other halogen, containing additives are used.

For additional assembly related details please refer to technical note Assembly instructions of Dual Flat Lead Package (DFL).

APP 2702 Assembly\_Instructions\_for\_DFL\_Package

### <span id="page-35-1"></span>**8 Frequently Asked Questions**

- How can I be sure SPI communication is working?
	- o Read register WHOAMI (10h), the response should be 51h.
- Why do I get wrong results when I read data?
	- o SCA3300-D01 uses off-frame protocol (see [5.1.2](#page-18-3) [Protocol\)](#page-18-3), make sure to utilize this correctly.
	- $\circ$  Confirm that the SPI frame is according to frame specified in (see [5.1.3](#page-19-0)) [SPI Frame\)](#page-19-0). Note that all 32 bits must be included in to the frame.
	- o Confirm time between SPI requests (CSB high) is at least 10 µs.
	- o Ensure SCA3300-D01 is correctly started (see [4.2](#page-17-0) [Start-up Sequence\)](#page-17-0).
	- $\circ$  Read RS bits (see [5.1.5](#page-21-0) [Return Status\)](#page-21-0), if error is shown read Status Summary (see [6.3](#page-27-1) [STATUS](#page-27-1) for further information).
	- $\circ$  Confirm correct sensitivity is used for current operation mode (see [4.3](#page-18-0) [Operation Modes\)](#page-18-0)