

# **PRECISION CLOCK MULTIPLIER/JITTER ATTENUATOR**

### **Features**

- Selectable output frequencies ranging from 8 kHz to 1050 MHz
- Ultra-low jitter clock outputs w/jitter generation as low as 0.3 ps rms (12 kHz-20 MHz)
- Integrated loop filter with selectable loop bandwidth (60 Hz to 8.4 kHz)
- Meets OC-192 GR-253-CORE iitter specifications
- Four clock inputs w/manual or automatically controlled hitless switching
- Five clock outputs with selectable
   Pb-free, RoHS-compliant signal format (LVPECL, LVDS, CML, CMOS)

- SONET frame sync switching and regeneration
- Support for ITU G.709 FEC ratios (255/238, 255/237, 255/236)
- LOL, LOS, FOS alarm outputs
- Pin-controlled output phase adjust
- Pin-programmable settings
- On-chip voltage regulator for 1.8 ±5%, 2.5 V ±10%, or 3.3 V ±10% operation
- Small size: 14 x 14 mm 100-pin TQFP

Test and measurement

Synchronous Ethernet



### Applications

- SONET/SDH OC-48/STM-16 and OC-192/STM-64 line cards
- GbE/10GbE, 1/2/4/8/10G Fibre Channel line cards
- ITU G.709 line cards

### Description

The Si5366 is a jitter-attenuating precision clock multiplier for high-speed communication systems, including SONET OC-48/OC-192, Ethernet, and Fibre Channel. The Si5366 accepts four clock inputs ranging from 8 kHz to 707 MHz and generates five frequency-multiplied clock outputs ranging from 8 kHz to 1050 MHz. The input clock frequency and clock multiplication ratio are selectable from a table of popular SONET, Ethernet, and Fibre Channel frequencies. The Si5366 is based on Skyworks Solutions' 3rd-generation DSPLL® technology, which provides any-frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5366 is ideal for providing clock multiplication and jitter attenuation in high performance timing applications.

Optical modules

### **Functional Block Diagram**



<sup>2</sup> Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com
Rev. 1.0 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • August 30, 2021

# TABLE OF CONTENTS

# **Section**

# Page

| 1. Typical Phase Noise Performance14    | 4 |
|-----------------------------------------|---|
| 2. Typical Application Schematic1       | 5 |
| 3. Functional Description               | 6 |
| 3.1. External Reference                 | 6 |
| 3.2. Further Documentation              | 6 |
| 4. Pin Descriptions: Si5366 (Top View)1 | 7 |
| 5. Ordering Guide                       |   |
| 6. Package Outline: 100-Pin TQFP        | 6 |
| 7. PCB Land Pattern                     |   |
| 8. Top Marking                          |   |
| 8.1. Si5366 Top Marking (TQFP)          |   |
| 8.2. Top Marking Explanation            |   |
| Document Change List                    |   |
| Contact Information                     |   |

## Table 1. Recommended Operating Conditions<sup>1</sup>

| Parameter             | Symbol          | Test Condition             | Min  | Тур | Мах  | Unit |
|-----------------------|-----------------|----------------------------|------|-----|------|------|
| Ambient Temperature   | T <sub>A</sub>  |                            | -40  | 25  | 85   | С    |
| Supply Voltage during | V <sub>DD</sub> | 3.3 V Nominal <sup>2</sup> | 2.97 | 3.3 | 3.63 | V    |
| Normal Operation      | -               | 2.5 V Nominal              | 2.25 | 2.5 | 2.75 | V    |
|                       |                 | 1.8 V Nominal              | 1.71 | 1.8 | 1.89 | V    |

#### Notes:

1. All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated.

2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.



**Figure 1. Differential Voltage Characteristics** 



Figure 2. Rise/Fall Time Characteristics

4

#### Table 2. DC Characteristics

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                   | Symbol             | Test Condition                                        | Min  | Тур | Max  | Unit            |
|---------------------------------------------|--------------------|-------------------------------------------------------|------|-----|------|-----------------|
| Supply Current <sup>1,6</sup>               | I <sub>DD</sub>    | LVPECL Format<br>622.08 MHz Out<br>All CKOUTs Enabled |      | 394 | 435  | mA              |
|                                             |                    | LVPECL Format<br>622.08 MHz Out<br>1 CKOUT Enabled    |      | 253 | 284  | mA              |
|                                             |                    | CMOS Format<br>19.44 MHz Out<br>All CKOUTs Enabled    |      | 278 | 400  | mA              |
|                                             |                    | CMOS Format<br>19.44 MHz Out<br>1 CKOUT Enabled       |      | 229 | 261  | mA              |
|                                             |                    | Disable Mode                                          |      | 165 | —    | mA              |
| CKINn Input Pins <sup>2</sup>               |                    |                                                       |      |     |      |                 |
| Input Common Mode<br>Voltage (Input Thresh- | V <sub>ICM</sub>   | 1.8 V ± 5%                                            | 0.9  | _   | 1.4  | V               |
| old Voltage)                                |                    | 2.5 V ± 10%                                           | 1    | _   | 1.7  | V               |
|                                             |                    | 3.3 V ± 10%                                           | 1.1  | _   | 1.95 | V               |
| Input Resistance                            | CKN <sub>RIN</sub> | Single-ended                                          | 20   | 40  | 60   | kΩ              |
| Single-Ended Input<br>Voltage Swing         | V <sub>ISE</sub>   | f <sub>CKIN</sub> < 212.5 MHz<br>See Figure 1.        | 0.2  | _   |      | V <sub>PP</sub> |
| (See Absolute Specs)                        |                    | f <sub>CKIN</sub> > 212.5 MHz<br>See Figure 1.        | 0.25 | _   | _    | V <sub>PP</sub> |
| Differential Input<br>Voltage Swing         | V <sub>ID</sub>    | f <sub>CKIN</sub> < 212.5 MHz<br>See Figure 1.        | 0.2  | —   |      | V <sub>PP</sub> |
| (See Absolute Specs)                        |                    | f <sub>CKIN</sub> > 212.5 MHz<br>See Figure 1.        | 0.25 | _   |      | V <sub>PP</sub> |

#### Notes:

- 1. Current draw is independent of supply voltage
- 2. No under- or overshoot is allowed.
- **3.** LVPECL outputs require nominal VDD  $\ge$  2.5 V.
- 4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
- 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
- 6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

### Table 2. DC Characteristics (Continued)

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                                                                                       | Symbol               | Test Condition                                | Min                   | Тур                   | Мах                   | Unit             |
|-----------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------|-----------------------|-----------------------|-----------------------|------------------|
| Output Clocks (CKOU                                                                                             | Tn) <sup>3,5,6</sup> |                                               |                       |                       |                       |                  |
| Common Mode                                                                                                     | CKO <sub>VCM</sub>   | LVPECL 100 Ω load<br>line-to-line             | V <sub>DD</sub> –1.42 | _                     | V <sub>DD</sub> –1.25 | V                |
| Differential Output<br>Swing                                                                                    | CKO <sub>VD</sub>    | LVPECL 100 Ω load<br>line-to-line             | 1.1                   | —                     | 1.9                   | V <sub>PP</sub>  |
| Single Ended Output<br>Swing                                                                                    | CKO <sub>VSE</sub>   | LVPECL 100 Ω load<br>line-to-line             | 0.5                   | —                     | 0.93                  | V <sub>PP</sub>  |
| Differential Output<br>Voltage                                                                                  | CKO <sub>VD</sub>    | CML 100 Ω load line-to-<br>line               | 350                   | 425                   | 500                   | mV <sub>PP</sub> |
| Common Mode Output<br>Voltage                                                                                   | CKO <sub>VCM</sub>   | CML 100 Ω load line-to-<br>line               | —                     | V <sub>DD</sub> -0.36 | —                     | V                |
| Differential Output<br>Voltage                                                                                  | CKO <sub>VD</sub>    | LVDS 100 $\Omega$ load line-to-line           | 500                   | 700                   | 900                   | mV <sub>PP</sub> |
|                                                                                                                 |                      | Low Swing LVDS 100 $\Omega$ load line-to-line | 350                   | 425                   | 500                   | mV <sub>PP</sub> |
| Common Mode Output<br>Voltage                                                                                   | CKO <sub>VCM</sub>   | LVDS 100 Ω load line-<br>to-line              | 1.125                 | 1.2                   | 1.275                 | V                |
| Differential Output<br>Resistance                                                                               | CKO <sub>RD</sub>    | CML, LVPECL, LVDS                             | _                     | 200                   | _                     | Ω                |
| Output Voltage Low                                                                                              | CKO <sub>VOLLH</sub> | CMOS                                          | —                     | —                     | 0.4                   | V                |
| Output Voltage High                                                                                             | CKO <sub>VOHLH</sub> | V <sub>DD</sub> = 1.71 V<br>CMOS              | 0.8 x V <sub>DD</sub> | _                     | _                     | V                |
| Output Drive Current<br>(CMOS driving into                                                                      | CKO <sub>IO</sub>    | V <sub>DD</sub> = 1.8 V                       |                       | 7.5                   | _                     | mA               |
| $CKO_{VOL}$ for output low<br>or $CKO_{VOH}$ for output<br>high. $CKOUT$ + and<br>CKOUT- shorted<br>externally) |                      | V <sub>DD</sub> = 3.3 V                       |                       | 32                    | _                     | mA               |

#### Notes:

- 1. Current draw is independent of supply voltage
- 2. No under- or overshoot is allowed.
- **3.** LVPECL outputs require nominal VDD  $\ge$  2.5 V.
- 4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
- 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.
- 6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

#### Table 2. DC Characteristics (Continued)

| Parameter          | Symbol          | Test Condition           | Min | Тур | Max | Unit |
|--------------------|-----------------|--------------------------|-----|-----|-----|------|
| 2-Level LVCMOS Inp | ut Pins         |                          |     | ·   | ·   |      |
| Input Voltage Low  | V <sub>IL</sub> | V <sub>DD</sub> = 1.71 V | _   | _   | 0.5 | V    |
|                    |                 | V <sub>DD</sub> = 2.25 V | _   | _   | 0.7 | V    |
|                    |                 | V <sub>DD</sub> = 2.97 V | _   | _   | 0.8 | V    |
| Input Voltage High | V <sub>IH</sub> | V <sub>DD</sub> = 1.89 V | 1.4 | _   | —   | V    |
|                    |                 | V <sub>DD</sub> = 2.25 V | 1.8 | _   | —   | V    |
|                    |                 | V <sub>DD</sub> = 3.63 V | 2.5 | _   | —   | V    |

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ 

Notes:

1. Current draw is independent of supply voltage

2. No under- or overshoot is allowed.

**3.** LVPECL outputs require nominal VDD  $\ge$  2.5 V.

4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.

5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.

6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

### Table 2. DC Characteristics (Continued)

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                       | Symbol           | Test Condition                         | Min                    | Тур | Max                    | Unit |
|---------------------------------|------------------|----------------------------------------|------------------------|-----|------------------------|------|
| 3-Level Input Pins <sup>4</sup> |                  |                                        |                        |     |                        |      |
| Input Voltage Low               | V <sub>ILL</sub> |                                        | _                      | —   | 0.15 x V <sub>DD</sub> | V    |
| Input Voltage Mid               | V <sub>IMM</sub> |                                        | 0.45 x V <sub>DD</sub> | _   | 0.55 x V <sub>DD</sub> | V    |
| Input Voltage High              | V <sub>IHH</sub> |                                        | 0.85 x V <sub>DD</sub> | _   | _                      | V    |
| Input Low Current               | I <sub>ILL</sub> | See Note 4                             | -20                    | _   | _                      | μA   |
| Input Mid Current               | I <sub>IMM</sub> | See Note 4                             | -2                     | _   | +2                     | μΑ   |
| Input High Current              | I <sub>IHH</sub> | See Note 4                             | —                      | _   | 20                     | μA   |
| LVCMOS Output Pins              |                  |                                        | 1 1                    |     |                        |      |
| Output Voltage Low              | V <sub>OL</sub>  | IO = 2 mA<br>V <sub>DD</sub> = 1.71 V  | _                      | _   | 0.4                    | V    |
| Output Voltage Low              |                  | IO = 2 mA<br>V <sub>DD</sub> = 2.97 V  | —                      |     | 0.4                    | V    |
| Output Voltage High             | V <sub>OH</sub>  | IO = –2 mA<br>V <sub>DD</sub> = 1.71 V | V <sub>DD</sub> –0.4   |     | -                      | V    |
| Output Voltage High             |                  | IO = -2 mA<br>V <sub>DD</sub> = 2.97 V | V <sub>DD</sub> –0.4   |     | _                      | V    |

#### Notes:

1. Current draw is independent of supply voltage

2. No under- or overshoot is allowed.

**3.** LVPECL outputs require nominal VDD  $\geq$  2.5 V.

4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.

5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo = 622.08 MHz.

6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V. When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

## Table 3. AC Characteristics

| Parameter                                                                | Symbol               | Test Condition                                                                                          | Min          | Тур    | Мах    | Unit            |
|--------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|--------------|--------|--------|-----------------|
| Single-Ended Referen                                                     | ice Clock Inpu       | ut Pin XA (XB with cap to G                                                                             | ND)          |        |        |                 |
| Input Resistance                                                         | XA <sub>RIN</sub>    | RATE[1:0] = LM, MH,<br>ac-coupled                                                                       | —            | 12     |        | kΩ              |
| Input Voltage Swing                                                      | XA <sub>VPP</sub>    | RATE[1:0] = LM, MH,<br>ac-coupled                                                                       | 0.5          | _      | 1.2    | V <sub>PP</sub> |
| Differential Reference                                                   | Clock Input          | Pins (XA/XB)                                                                                            |              |        |        |                 |
| Input Voltage Swing                                                      | XA/XB <sub>VPP</sub> | RATE[1:0] = LM, MH                                                                                      | 0.5          | _      | 2.4    | V <sub>PP</sub> |
| CKINn Input Pins                                                         |                      |                                                                                                         |              |        |        |                 |
| Input Frequency                                                          | CKN <sub>F</sub>     |                                                                                                         | .008         | _      | 707.35 | MHz             |
| CKIN3 and CKIN4<br>used as FSYNC pins                                    | CKN <sub>F</sub>     |                                                                                                         | _            | 8      |        | kHz             |
| Input Duty Cycle<br>(Minimum Pulse<br>Width)                             | CKN <sub>DC</sub>    | Whichever is smaller<br>(i.e., the 40% / 60%<br>limitation applies only<br>to high frequency<br>clocks) | 40           | _      | 60     | %               |
|                                                                          |                      |                                                                                                         | 2            | —      | —      | ns              |
| Input Capacitance                                                        | CKN <sub>CIN</sub>   |                                                                                                         |              | _      | 3      | pF              |
| Input Rise/Fall Time                                                     | CKN <sub>TRF</sub>   | 20–80%<br>See Figure 2                                                                                  | —            | _      | 11     | ns              |
| CKOUTn Output Pins                                                       |                      |                                                                                                         |              |        |        |                 |
| (See ordering section for                                                | or speed grade       | e vs frequency limits)                                                                                  |              | 1      |        | 1               |
| Output Frequency<br>(Output not config-<br>ured for CMOS or<br>Disabled) | CKO <sub>F</sub>     |                                                                                                         | 0.008        | _      | 1050   | MHz             |
| Maximum Output<br>Frequency in CMOS<br>Format                            | CKO <sub>F</sub>     |                                                                                                         | _            | —      | 212.5  | MHz             |
| Output Rise/Fall<br>(20–80 %) @<br>622.08 MHz output                     | CKO <sub>TRF</sub>   | Output not configured for<br>CMOS or Disabled<br>See Figure 2                                           | _            | 230    | 350    | ps              |
| Output Rise/Fall<br>(20–80%) @<br>212.5 MHz output                       | CKO <sub>TRF</sub>   | CMOS Output<br>V <sub>DD</sub> = 1.71<br>C <sub>LOAD</sub> = 5 pF                                       | _            | —      | 8      | ns              |
| *Note: Input to output pha                                               | ase skew after a     | In ICAL is not controlled and car                                                                       | n assume any | value. |        | -               |

### Table 3. AC Characteristics

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                          | Symbol              | Test Condition                                                             | Min          | Тур    | Max      | Unit              |
|----------------------------------------------------|---------------------|----------------------------------------------------------------------------|--------------|--------|----------|-------------------|
| Output Rise/Fall<br>(20–80%) @<br>212.5 MHz output | CKO <sub>TRF</sub>  | CMOS Output<br>V <sub>DD</sub> = 2.97<br>C <sub>LOAD</sub> = 5 pF          |              | _      | 2        | ns                |
| Output Duty Cycle<br>Uncertainty @<br>622.08 MHz   | СКО <sub>DC</sub>   | 100 Ω Load<br>Line-to-Line<br>Measured at 50% Point<br>(Not for CMOS)      |              | _      | ±40      | ps                |
| LVCMOS Input Pins                                  |                     |                                                                            |              |        |          |                   |
| Minimum Reset Pulse<br>Width                       | t <sub>RSTMN</sub>  |                                                                            | 1            |        |          | μs                |
| Input Capacitance                                  | C <sub>in</sub>     |                                                                            | —            | —      | 3        | pF                |
| LVCMOS Output Pins                                 |                     |                                                                            |              |        |          |                   |
| Rise/Fall Times                                    | t <sub>RF</sub>     | C <sub>LOAD</sub> = 20 pF<br>See Figure 2                                  | _            | 25     | _        | ns                |
| LOSn Trigger Window                                | LOS <sub>TRIG</sub> | From last CKINn $\uparrow$ to $\downarrow$<br>Internal detection of LOSn   | _            | _      | 4.5 x N3 | T <sub>CKIN</sub> |
| Time to Clear LOL<br>after LOS Cleared             | t <sub>CLRLOL</sub> | ↓LOS to ↓LOL<br>Fold = Fnew<br>Stable XA/XB reference                      |              | 10     | _        | ms                |
| Device Skew                                        |                     |                                                                            |              |        |          |                   |
| Output Clock Skew                                  | t <sub>SKEW</sub>   | ↑ of CKOUTn to ↑ of<br>CKOUT_m, CKOUTn<br>and CKOUT_m at same<br>frequency |              |        | 100      | ps                |
| Phase Change due to<br>Temperature<br>Variation*   | t <sub>TEMP</sub>   | Max phase changes from<br>–40 to +85 °C                                    |              | 300    | 500      | ps                |
| *Note: Input to output pha                         | ise skew after a    | an ICAL is not controlled and ca                                           | n assume any | value. |          |                   |

#### Table 3. AC Characteristics

 $(V_{DD} = 1.8 \pm 5\%, 2.5 \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, \text{ T}_{A} = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                        | Symbol              | Test Condition                                 | Min          | Тур    | Мах  | Unit     |
|----------------------------------|---------------------|------------------------------------------------|--------------|--------|------|----------|
| PLL Performance                  |                     |                                                |              |        |      | •        |
| (fin = fout = 622.08 MI          | Hz; BW = 120        | Hz; LVPECL)                                    |              |        |      |          |
| Lock Time                        | t <sub>LOCKMP</sub> | Start of ICAL to $\downarrow$ of LOL           |              | 35     | 1200 | ms       |
| Output Clock Phase<br>Change     | t <sub>P_STEP</sub> | After clock switch<br>f3 ≥ 128 kHz             |              | 200    |      | ps       |
| Closed Loop Jitter<br>Peaking    | J <sub>PK</sub>     |                                                | —            | 0.05   | 0.1  | dB       |
| Jitter Tolerance                 | J <sub>TOL</sub>    | Jitter Frequency ≥ Loop<br>Bandwidth           | 5000/BW      | _      | —    | ns pk-pk |
| Phase Noise<br>fout = 622.08 MHz | CKO <sub>PN</sub>   | 1 kHz Offset                                   | _            | -106   | _    | dBc/Hz   |
| 1001 - 022.00 10112              |                     | 10 kHz Offset                                  | _            | -121   | _    | dBc/Hz   |
|                                  |                     | 100 kHz Offset                                 | _            | -132   | —    | dBc/Hz   |
|                                  |                     | 1 MHz Offset                                   | _            | -131   | _    | dBc/Hz   |
| Spurious Noise                   | SP <sub>SPUR</sub>  | Max spur @ n x F3<br>(n ≥ 1, n x F3 < 100 MHz) | _            | -93    | -70  | dBc      |
| *Note: Input to output ph        | ase skew after a    | an ICAL is not controlled and ca               | n assume any | value. | 1    | •        |

### Table 4. Jitter Generation

| Parameter                                                                                           | Symbol                                                                                              | Test Conditi          | on <sup>*</sup>          | Min       | Тур       | Max       | GR-253-<br>Specification | Unit              |
|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|--------------------------|-----------|-----------|-----------|--------------------------|-------------------|
|                                                                                                     |                                                                                                     | Measurement<br>Filter | DSPLL<br>BW <sup>2</sup> |           |           |           | opeemeation              |                   |
| Jitter Gen<br>OC-192                                                                                | JGEN                                                                                                | 0.02–80 MHz           | 120 Hz                   |           | 4.2       | 6.2       | 30                       | ps <sub>PP</sub>  |
|                                                                                                     |                                                                                                     |                       |                          | _         | .27       | .42       | N/A                      | ps <sub>rms</sub> |
|                                                                                                     |                                                                                                     | 4–80 MHz              | 120 Hz                   | _         | 3.7       | 6.4       | 10                       | ps <sub>PP</sub>  |
|                                                                                                     |                                                                                                     |                       |                          | _         | .14       | .31       | N/A                      | ps <sub>rms</sub> |
|                                                                                                     |                                                                                                     | 0.05–80 MHz           | 120 Hz                   | —         | 4.4       | 6.9       | 10                       | ps <sub>PP</sub>  |
|                                                                                                     |                                                                                                     |                       |                          |           | .26       | .41       | 1.0                      | ps <sub>rms</sub> |
| Jitter Gen<br>OC-48                                                                                 | JGEN                                                                                                | 0.12–20 MHz           | 120 Hz                   | _         | 3.5       | 5.4       | 40.2                     | ps <sub>PP</sub>  |
|                                                                                                     |                                                                                                     |                       |                          | _         | .27       | .41       | 4.02                     | ps <sub>rms</sub> |
| 2. Clock i<br>3. Clock (<br>4. PLL ba<br>5. 114.28<br>6. V <sub>DD</sub> =<br>7. T <sub>A</sub> = 8 | DUT = 622.08<br>nput: LVPECL<br>output: LVPEC<br>indwidth: 120 I<br>5 MHz 3rd OT<br>2.5 V.<br>5 °C. | L.                    |                          | nd high-p | bass (–60 | dB/Dec) r | oll-offs per Telecord    | lia GR-253-       |

#### **Table 5. Thermal Characteristics**

(V<sub>DD</sub> = 1.8 ±5%, 2.5 ±10%, or 3.3 V ±10%, T<sub>A</sub> = –40 to 85 °C)

| Parameter                              | Symbol        | Test Condition | Value | Unit |
|----------------------------------------|---------------|----------------|-------|------|
| Thermal Resistance Junction to Ambient | $\theta_{JA}$ | Still Air      | 31    | C°/W |

| -        |          |         |          |
|----------|----------|---------|----------|
| Table 6. | Absolute | Maximum | Ratings* |

| Parameter                                                                                                | Symbol             | Test Condition            | Min             | Тур    | Max                  | Unit |
|----------------------------------------------------------------------------------------------------------|--------------------|---------------------------|-----------------|--------|----------------------|------|
| DC Supply Voltage                                                                                        | V <sub>DD</sub>    |                           | -0.5            | _      | 3.8                  | V    |
| LVCMOS Input Voltage                                                                                     | V <sub>DIG</sub>   |                           | -0.3            |        | V <sub>DD</sub> +0.3 | V    |
| CKINn Voltage Level Limits                                                                               | CKN <sub>VIN</sub> |                           | 0               | _      | V <sub>DD</sub>      | V    |
| XA/XB Voltage Level Limits                                                                               | XA <sub>VIN</sub>  |                           | 0               | _      | 1.2                  | V    |
| Operating Junction Temperature                                                                           | T <sub>JCT</sub>   |                           | -55             |        | 150                  | °C   |
| Storage Temperature Range                                                                                | T <sub>STG</sub>   |                           | -55             |        | 150                  | °C   |
| ESD HBM Tolerance<br>(100 pF, 1.5 kΩ); All pins except<br>CKIN+/CKIN–                                    |                    |                           | 2               | _      | _                    | kV   |
| ESD MM Tolerance; All pins<br>except CKIN+/CKIN–                                                         |                    |                           | 150             | _      | —                    | V    |
| ESD HBM Tolerance<br>(100 pF, 1.5 kΩ); CKIN+/CKIN–                                                       |                    |                           | 700             | _      | —                    | V    |
| ESD MM Tolerance;<br>CKIN+/CKIN–                                                                         |                    |                           | 100             | _      | —                    | V    |
| Latch-up Tolerance                                                                                       |                    |                           |                 | JESD78 | Compliant            |      |
| *Note: Permanent device damage m<br>restricted to the conditions sport<br>rating conditions for extended | ecified in the o   | perational sections of th | nis data sheet. |        |                      |      |

# 1. Typical Phase Noise Performance



Figure 3. Typical Phase Noise Plot

#### Table 7. RMS Jitter by Band

| Jitter Band                                                                                                                 | RMS Jitter |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| SONET_OC48, 12 kHz to 20 MHz                                                                                                | 249 fs     |  |  |  |  |
| SONET_OC192_A, 20 kHz to 80 MHz                                                                                             | 274 fs     |  |  |  |  |
| SONET_OC192_B, 4 MHz to 80 MHz                                                                                              | 166 fs     |  |  |  |  |
| SONET_OC192_C, 50 kHz to 80 MHz                                                                                             | 267 fs     |  |  |  |  |
| Brick Wall_800 Hz to 80 MHz                                                                                                 | 274 fs     |  |  |  |  |
| *Note: Jitter integration bands include low-pass (–20 dB/Dec) and hi-pass (–60 dB/Dec) roll-offs per Telcordia GR-253-CORE. |            |  |  |  |  |

14 Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com Rev. 1.0 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • August 30, 2021

# 2. Typical Application Schematic



### Figure 4. Si5366 Typical Application Circuit

# 3. Functional Description

The Si5366 is a jitter-attenuating precision clock multiplier for high-speed communication systems, including SONET OC-48/OC-192, Ethernet, and Fibre Channel. The Si5366 accepts four clock inputs ranging from 8 kHz to 707 MHz and generates five frequencymultiplied clock outputs ranging from 8 kHz to 1050 MHz. By default the four clock inputs are at the same frequency and the five clock outputs are at the same frequency. Two of the output clocks can be divided down further to generate an integer sub-multiple frequency. Optionally, the fifth clock output can be configured as а 8 kHz SONET/SDH frame synchronization output that is phase aligned with one of the high-speed output clocks. The input clock frequency and clock multiplication ratio are selectable from a table of popular SONET, Ethernet, and Fibre Channel frequencies. In addition to providing clock multiplication in SONET and datacom applications, the Si5366 supports SONET-to-datacom frequency translations. Skyworks Solutions offers a PC-based software utility, DSPLLsim, that can be used to look up valid Si5366 frequency translations. This utility can be downloaded from https://www.skyworksinc.com/en/Products/Timing (click on Documentation).

The Si5366 is based on Skyworks Solutions' 3rdgeneration DSPLL<sup>®</sup> technology, which provides anyfrequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5366 PLL loop bandwidth is selectable via the BWSEL[1:0] pins and supports a range from 60 Hz to 8.4 kHz. The DSPLL*sim* software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio.

The Si5366 supports hitless switching between input clocks in compliance with GR-253-CORE and GR-1244-CORE that greatly minimizes the propagation of phase transients to the clock outputs during an input clock transition (<200 ps typ). Manual and automatic revertive and non-revertive input clock switching options are available via the AUTOSEL input pin. The Si5366 monitors the four input clocks for loss-of-signal and provides a LOS alarm when it detects missing pulses on any of the four input clocks. The device monitors the lock status of the PLL. The lock detect algorithm works by continuously monitoring the phase of the input clock in relation to the phase of the feedback clock. If a potential phase cycle slip is detected, the LOL output is set high. The Si5366 monitors the frequency of CKIN1, CKIN3, and CKIN4 with respect to a reference frequency applied to CKIN2, and generates a frequency offset alarm (FOS) if the threshold is exceeded.

This FOS feature is available for SONET applications in which both the monitored frequency on CKIN1, CKIN3, and CKIN4 and the reference frequency are integer multiples of 19.44 MHz. Both Stratum 3/3E and SONET Minimum Clock (SMC) FOS thresholds are supported.

The Si5366 provides a digital hold capability that allows the device to continue generation of a stable output clock when the selected input reference is lost. During digital hold, the DSPLL is locked to an input frequency that existed a fixed amount of time before the error event occurred, eliminating the effects of phase and frequency transients that may occur immediately preceding digital hold.

The Si5366 has five differential clock outputs. The signal format of the clock outputs is selectable to support LVPECL, LVDS, CML, or CMOS loads. If not required, unused clock outputs can be powered down to minimize power consumption. The phase difference between the selected input clock and the output clocks is adjustable in 200 ps increments for system skew control. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8, 2.5, or 3.3 V supply.

#### 3.1. External Reference

An external, high quality clock or a low-cost 114.285 MHz 3rd overtone crystal is used as part of a fixed-frequency oscillator within the DSPLL. This external reference is required for the device to perform jitter attenuation. Skyworks Solutions recommends using a high-quality crystal. Specific recommendations may be found in the Family Reference Manual.

In digital hold, the DSPLL remains locked to this external reference. Any changes in the frequency of this reference when the DSPLL is in digital hold, will be tracked by the output of the device. Note that crystals can have temperature sensitivities.

#### **3.2. Further Documentation**

Consult the Skyworks Solutions Any-Frequency Precision Clock Family Reference Manual (FRM) for detailed information about the Si5366. Additional design support is available from Skyworks Solutions through your distributor.

Skyworks Solutions has developed a PC-based software utility called DSPLL*sim* to simplify device configuration, including frequency planning and loop bandwidth selection.

The FRM and this utility can be downloaded from https://www.skyworksinc.com/en/Products/Timing; click on Documentation.



Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 17 Rev. 1.0 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • August 30, 2021

| Pin #                                                                            | Pin Name        | I/O             | Signal Level | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------|-----------------|-----------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 23, 24,<br>25, 47, 48,<br>52, 53, 72,<br>73, 74, 75,<br>90                 | NC              |                 |              | <b>No Connect.</b><br>These pins must be left unconnected for normal operation.                                                                                                                                                                                                                                                                                                                                        |
| 3                                                                                | RST             | Ι               | LVCMOS       | <b>External Reset.</b><br>Active low input that performs external hardware reset of device. Resets all internal logic to a known state and forces the device registers to their default value. Clock outputs are disabled during reset. After rising edge of $\overrightarrow{RST}$ signal, the device will perform an internal self-calibration when a valid input signal is present.<br>This pin has a weak pull-up. |
| 4                                                                                | FRQTBL          | I               | 3-Level      | Frequency Table Select.<br>This pin selects SONET/SDH, datacom, or SONET/SDH to<br>datacom frequency translation table.<br>L = SONET/SDH.<br>M = Datacom.<br>H = SONET/SDH to Datacom.<br>This pin has both weak pull-ups and weak pull-downs and<br>defaults to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state.                          |
| 5, 6, 15, 27,<br>62, 63, 76,<br>79, 81, 84,<br>86, 89, 91,<br>94, 96, 99,<br>100 | V <sub>DD</sub> | V <sub>DD</sub> | Supply       | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                   |
| 7, 8, 14, 18,<br>19, 26, 28,<br>31, 33, 36,<br>38, 41, 43,<br>46, 64, 65         | GND             | GND             | Supply       | <b>Ground.</b><br>This pin must be connected to system ground. Minimize the ground path impedance for optimal performance.                                                                                                                                                                                                                                                                                             |
| 9                                                                                | C1B             | 0               | LVCMOS       | <b>CKIN1 Invalid Indicator.</b><br>This pin is an active high alarm output associated with CKIN1.<br>Once triggered, the alarm will remain high until CKIN1 is vali-<br>dated.<br>0 = No alarm on CKIN1.<br>1 = Alarm on CKIN1.                                                                                                                                                                                        |

#### Table 8. Si5366 Pin Descriptions

| Pin #    | Pin Name           | I/O | Signal Level | D                                                                                                                                                                                                                                                                                                                                                                                 | escription                                                                                                                                                                                                                                                |  |  |
|----------|--------------------|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 10       | C2B                | 0   | LVCMOS       | <ul> <li>CKIN2 Invalid Indicator.</li> <li>This pin is an active high alarm output associated with CKIN2.</li> <li>Once triggered, the alarm will remain high until CKIN2 is validated.</li> <li>0 = No alarm on CKIN2.</li> <li>1 = Alarm on CKIN2.</li> </ul>                                                                                                                   |                                                                                                                                                                                                                                                           |  |  |
| 11       | СЗВ                | 0   | LVCMOS       | <b>CKIN3 Invalid Indicator.</b><br>This pin is an active high a<br>0 = No alarm on CKIN3.<br>1 = Alarm on CKIN3.                                                                                                                                                                                                                                                                  | arm output associated with CKIN3.                                                                                                                                                                                                                         |  |  |
| 12       | ALRMOUT            | 0   | LVCMOS       | Alarm Output Indicator.<br>This pin is an active high a<br>or the frame sync alignmer<br>0 = ALRMOUT not active.<br>1 = ALRMOUT active.                                                                                                                                                                                                                                           | arm output associated with CKIN4<br>t alarm.                                                                                                                                                                                                              |  |  |
| 13<br>57 | CS0_C3A<br>CS1_C4A | I/O | LVCMO        | Input Clock Select/CKINr<br>Input: If manual clock sele<br>(AUTOSEL = L), the<br>ual input clock select                                                                                                                                                                                                                                                                           | ction mode is chosen<br>CS[1:0] pins function as the man-                                                                                                                                                                                                 |  |  |
|          |                    |     |              | CS[1:0]                                                                                                                                                                                                                                                                                                                                                                           | Active Input Clock                                                                                                                                                                                                                                        |  |  |
|          |                    |     |              | 00                                                                                                                                                                                                                                                                                                                                                                                | CKIN1                                                                                                                                                                                                                                                     |  |  |
|          |                    |     |              | 01                                                                                                                                                                                                                                                                                                                                                                                | CKIN2                                                                                                                                                                                                                                                     |  |  |
|          |                    |     |              | 10                                                                                                                                                                                                                                                                                                                                                                                | CKIN3                                                                                                                                                                                                                                                     |  |  |
|          |                    |     |              | 11                                                                                                                                                                                                                                                                                                                                                                                | CKIN4                                                                                                                                                                                                                                                     |  |  |
|          |                    |     |              | vertent clock switchi<br>state. If configured a<br>Output: If automatic clock<br>or H), these pins fu<br>indicator output.<br>0 = CKINn is not th<br>1 = CKINn is curre<br>PLL.                                                                                                                                                                                                   | ernally deglitched to prevent inad-<br>ng during changes in the CSn input<br>s input, these pins must not float.<br>detection is chosen (AUTOSEL = M<br>unction as the CKINn active clock<br>ne active input clock.<br>ntly the active input clock to the |  |  |
| 16<br>17 | XA<br>XB           | I   | ANALOG       | <b>External Crystal or Reference Clock.</b><br>An external crystal or an external clock should be connected to these pins. Frequency of crystal or external clock is set by the RATE pins. The quality of the selected crystal or external clock affects the quality of the part's output; refer to the Family Reference Manual for external reference selection and interfacing. |                                                                                                                                                                                                                                                           |  |  |
| 20       | FS_SW              | I   | LVCMOS       | CKIN4 loss-of-signal indica<br>state machine.<br>0 = Do not use CKIN3 and<br>the clock selection state m                                                                                                                                                                                                                                                                          | nables the use of the CKIN3 and<br>tors as inputs to the clock selection<br>CKIN4 LOS indicators as inputs to<br>achine.<br>LOS indicators as inputs to the<br>ne.                                                                                        |  |  |

| Table 8. Si5366 Pin Descriptions | (Continued) |
|----------------------------------|-------------|
|----------------------------------|-------------|

| Pin #    | Pin Name         | I/O | Signal Level | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21       | FS_ALIGN         | Ι   | LVCMOS       | FSYNC Alignment Control.<br>If CK_CONF = 1, a logic high on this pin causes the FS_OUT<br>phase to be realigned to the rising edge of the currently active<br>input sync (CKIN3 or CKIN4).<br>0 = No realignment.<br>1 = Realignment.<br>This pin has a weak pull-down.                                                                                                                                                                                             |
| 22       | AUTOSEL          | Ι   | 3-Level      | Manual/Automatic Clock Selection.<br>Three level input that selects the method of input clock selec-<br>tion to be used.<br>L = Manual.<br>M = Automatic non-revertive.<br>H = Automatic revertive.<br>This pin has both weak pull-ups and weak pull-downs and<br>defaults to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state.                                                          |
| 29<br>30 | CKIN4+<br>CKIN4– | Ι   | MULTI        | <b>Clock Input 4.</b><br>Differential clock input. This input can also be driven with a sin-<br>gle-ended signal. CKIN4 serves as the frame sync input asso-<br>ciated with the CKIN2 clock when CK_CONF = 1.                                                                                                                                                                                                                                                       |
| 32<br>42 | RATE0<br>RATE1   | Ι   | 3-Level      | <b>External Crystal or Reference Clock Rate.</b><br>Three-level inputs that select the type and rate of external crystal or reference clock to be applied to the XA/XB port. Refer to the Family Reference Manual for settings. These pins have both a weak pull-up and a weak pull-down and default to M. Some designs may require an external resistor voltage divider when driven by an active device.                                                           |
| 34<br>35 | CKIN2+<br>CKIN2– | Ι   | MULTI        | <b>Clock Input 2.</b><br>Differential input clock. This input can also be driven with a single-ended signal.                                                                                                                                                                                                                                                                                                                                                        |
| 37       | DBL2_BY          | Ι   | 3-Level      | CKOUT2 Disable/PLL Bypass Mode Control.<br>Controls enable of CKOUT2 divider/output buffer path and PLL<br>bypass mode.<br>L = CKOUT2 Enabled.<br>M = CKOUT2 Disabled.<br>H = BYPASS Mode with CKOUT2 enabled.<br>Bypass mode does not support CMOS outputs.<br>This pin has both weak pull-ups and weak pull-downs and<br>defaults to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state. |
| 39<br>40 | CKIN3+<br>CKIN3– | I   | MULTI        | <b>Clock Input 3.</b><br>Differential clock input. This input can also be driven with a sin-<br>gle-ended signal. CKIN3 serves as the frame sync input asso-<br>ciated with the CKIN1 clock when CK_CONF = 1.                                                                                                                                                                                                                                                       |
| 44<br>45 | CKIN1+<br>CKIN1– | Ι   | MULTI        | <b>Clock Input 1.</b><br>Differential clock input. This input can also be driven with a sin-<br>gle-ended signal.                                                                                                                                                                                                                                                                                                                                                   |

| Pin # | Pin Name | I/O | Signal Level | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|----------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 49    | LOL      | 0   | LVCMOS       | <b>PLL Loss of Lock Indicator.</b><br>This pin functions as the active high PLL loss of lock indicator.<br>0 = PLL locked.<br>1 = PLL unlocked.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 50    | DBL_FS   | I   | 3-Level      | <ul> <li>FS_OUT Disable.</li> <li>This pin performs the following functions:</li> <li>L = Normal operation. Output path is active and signal format is determined by SFOUT inputs.</li> <li>M = CMOS signal format. Overrides SFOUT signal format to allow FS_OUT to operate in CMOS format while the clock outputs operate in a differential output format.</li> <li>H = Powerdown. Entire FS_OUT divider and output buffer path is powered down.</li> <li>This pin has both weak pull-ups and weak pull-downs and defaults to M.Some designs may require an external resistor voltage divider when driven by an active device that will tristate.</li> </ul>                                                                                                                         |
| 51    | CK_CONF  | I   |              | Input Clock Configuration Control.<br>This pin controls the input clock configuration.<br>0 = CKIN1, 2, 3, 4 inputs, no FS_OUT alignment.<br>1 = CKIN1, 3 and CKIN2, 4 clock/FSYNC pairs.<br>This pin has a weak pull-down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 54    | DEC      |     | LVCMOS       | <b>Coarse Skew Decrement.</b><br>A pulse on this pin decreases the input to output device skew<br>by 1/f <sub>OSC</sub> (approximately 200 ps). Detailed operations and tim-<br>ing characteristics for this pin may be found in the Any-Fre-<br>quency Precision Clock Family Reference Manual. There is no<br>limit on the range of skew adjustment by this method. If both<br>INC and DEC are tied high, phase buildout is disabled and the<br>device maintains a fixed-phase relationship between the<br>selected input clock and the output clock during an input clock<br>switch. Detailed operations and timing characteristics for this<br>pin may be found in the Any-Frequency Precision Clock Family<br>Reference Manual.<br>This pin has a weak pull-down.                 |
| 55    | INC      | 1   | LVCMOS       | <b>Coarse Skew Increment.</b><br>A pulse on this pin increases the input to output skew by 1/f <sub>OSC</sub> (approximately 200 ps). Detailed operations and timing characteristics for this pin may be found in the Any-Frequency Precision Clock Family Reference Manual. There is no limit on the range of skew adjustment by this method. If both INC and DEC are tied high, phase buildout is disabled and the device maintains a fixed-phase relationship between the selected input clock and the output clock during an input clock switch. Detailed operations and timing characteristics for this pin may be found in the Any-Frequency Precision Clock Family Reference Manual.<br><b>Note:</b> INC does not increase skew if NI_HS = 4.<br>This pin has a weak pull-down. |

| Pin #                | Pin Name                                 | I/O | Signal Level | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------|------------------------------------------|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 56                   | FOS CTL                                  |     | 3-Level      | Frequency Offset Control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      |                                          |     |              | This pin enables or disables use of the CKIN2 FOS reference<br>as an input to the clock selection state machine.<br>L = FOS Disabled.<br>M = Stratum 3/3E FOS Threshold.<br>H = SONET Minimum Clock FOS Threshold.<br>This pin has both weak pull-ups and weak pull-downs and<br>defaults to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state.                                                                                |
| 58                   | C1A                                      | 0   | LVCMOS       | CKIN1 Active Clock Indicator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                      |                                          |     |              | This pin serves as the CKIN1 active clock indicator.<br>0 = CKIN1 is not the active input clock.<br>1 = CKIN1 is currently the active input clock to the PLL.                                                                                                                                                                                                                                                                                                                                            |
| 59                   | C2A                                      | 0   | LVCMOS       | CKIN2 Active Clock Indicator.<br>This pin serves as the CKIN2 active clock indicator.<br>0 = CKIN2 is not the active input clock.<br>1 = CKIN2 is currently the active input clock to the PLL.                                                                                                                                                                                                                                                                                                           |
| 60<br>61             | BWSEL0<br>BWSEL1                         | I   | 3-Level      | <b>Bandwidth Select.</b><br>These pins are three level inputs that select the DSPLL closed<br>loop bandwidth. Detailed operations and timing characteristics<br>for these pins may be found in the Any-Frequency Precision<br>Clock Family Reference Manual.<br>These pins have both weak pull-ups and weak pull-downs and<br>default to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state.                                    |
| 66<br>67             | DIV34_0<br>DIV34_1                       | I   | 3-Level      | <b>CKOUT3 and CKOUT4 Divider Control.</b><br>These pins control the division of CKOUT3 and CKOUT4 rela-<br>tive to the CKOUT2 output frequency. Detailed operations and<br>timing characteristics for these pins may be found in the Any-<br>Frequency Precision Clock Family Reference Manual.<br>These pins have both weak pull-ups and weak pull-downs and<br>default to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state. |
| 68<br>69<br>70<br>71 | FRQSEL0<br>FRQSEL1<br>FRQSEL2<br>FRQSEL3 | I   | 3-Level      | Multiplier Select.<br>These pins are three level inputs that select the input clock and<br>clock multiplication setting according to the Any-Frequency<br>Precision Clock Family Reference Manual, depending on the<br>FRQTBL setting.<br>These pins have both weak pull-ups and weak pull-downs and<br>default to M. Some designs may require an external resistor<br>voltage divider when driven by an active device that will tri-<br>state.                                                          |
| 77<br>78             | CKOUT3+<br>CKOUT3–                       | 0   | MULTI        | <b>Clock Output 3.</b><br>Differential output clock with a frequency specified by FRQSEL<br>and FRQTBL settings. Output is differential for LVPECL, LVDS,<br>and CML compatible modes. For CMOS format, both output<br>pins drive identical single-ended clock outputs.                                                                                                                                                                                                                                  |

| Pin #    | Pin Name           | I/O | Signal Level |                                                                                                                                                                                                         | Des                                                                                                                                                                   | cription                                                                                                                                                                                                                        |                                                             |
|----------|--------------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| 80<br>95 | SFOUT1<br>SFOUT0   | I   | 3-Level      | Signal Format Select.<br>Three level inputs that select the output signal format (comm<br>mode voltage and differential swing) for all of the clock outp<br>except FS_OUT. See DBL_FS pin descripition. |                                                                                                                                                                       |                                                                                                                                                                                                                                 |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | SFOUT[1:0]                                                                                                                                                            | Signal Format                                                                                                                                                                                                                   | ]                                                           |
|          |                    |     |              |                                                                                                                                                                                                         | HH                                                                                                                                                                    | Reserved                                                                                                                                                                                                                        | -                                                           |
|          |                    |     |              |                                                                                                                                                                                                         | HM                                                                                                                                                                    | LVDS                                                                                                                                                                                                                            |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | HL                                                                                                                                                                    | CML                                                                                                                                                                                                                             |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | MH                                                                                                                                                                    | LVPECL                                                                                                                                                                                                                          |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | MM                                                                                                                                                                    | Reserved                                                                                                                                                                                                                        |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | ML                                                                                                                                                                    | LVDS—Low Swing                                                                                                                                                                                                                  |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | LH                                                                                                                                                                    | CMOS                                                                                                                                                                                                                            |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | LM                                                                                                                                                                    | Disabled                                                                                                                                                                                                                        |                                                             |
|          |                    |     |              |                                                                                                                                                                                                         | LL                                                                                                                                                                    | Reserved                                                                                                                                                                                                                        |                                                             |
| 82<br>83 | CKOUT1–<br>CKOUT1+ | 0   | MULTI        | have both w<br>M. Some de-<br>divider when<br><b>Clock Outp</b><br>Differential of<br>and FRQTB<br>Output is diff<br>modes. For<br>gle-ended cl                                                         | eak pull-ups and<br>signs may require<br>driven by an act<br>ut 1.<br>utput clock with a<br>Output signal for<br>erential for LVPE<br>CMOS format, bo<br>ock outputs. | d with CMOS outputs. Th<br>weak pull-downs and de<br>e an external resistor vol<br>ive device that will tri-sta<br>a frequency specified by<br>ormat is selected by SFC<br>ECL, LVDS, and CML cor<br>oth output pins drive iden | fault to<br>tage<br>ite.<br>FRQSEL<br>OUT pins.<br>mpatible |
| 85       | DBL34              | I   | LVCMOS       | divider and o<br>CKOUT4 ou                                                                                                                                                                              | nput. When activ<br>output buffer path                                                                                                                                | e, entire CKOUT3 and C<br>is powered down. CKO<br>state mode during powe                                                                                                                                                        | UT3 and                                                     |
| 87<br>88 | FS_OUT-<br>FS_OUT+ | 0   | MULTI        | output with a<br>Output signa<br>ations and ti<br>the Any-Free<br>Output is diff                                                                                                                        | kHz frame sync<br>frequency special<br>format is select<br>ming characterist<br>quency Precision<br>ferential for LVPE<br>CMOS format, bo                             | output or fifth high-spee<br>fied by FRQSEL and FR<br>ed by SFOUT pins. Deta<br>tics for this pin may be fo<br>Clock Family Reference<br>CL, LVDS, and CML cor<br>oth output pins drive iden                                    | QTBL.<br>iled oper-<br>ound in<br>Manual.<br>mpatible       |
| 92<br>93 | CKOUT2+<br>CKOUT2– | 0   | MULTI        | and FRQTB<br>Output is dif                                                                                                                                                                              | utput clock with a<br>Output signal f<br>erential for LVPE<br>CMOS format, bo                                                                                         | a frequency specified by<br>ormat is selected by SFC<br>CL, LVDS, and CML cor<br>oth output pins drive iden                                                                                                                     | OUT pins.<br>npatible                                       |

| Pin #   | Pin Name | I/O | Signal Level | Description                                                                                                                                                                                                                                                                                      |
|---------|----------|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 97      | CKOUT4–  | 0   | MULTI        | Clock Output 4.                                                                                                                                                                                                                                                                                  |
| 98      | CKOUT4+  |     |              | Differential output clock with a frequency specified by FRQSEL<br>and FRQTBL settings. Output signal format is selected by<br>SFOUT pins. Output is differential for LVPECL, LVDS, and<br>CML compatible modes. For CMOS format, both output pins<br>drive identical single-ended clock outputs. |
| GND PAD | GND PAD  | GND |              | <b>Ground Pad</b> .<br>The ground pad must provide a low thermal and electrical<br>impedance to a ground plane.                                                                                                                                                                                  |

# 5. Ordering Guide

| Ordering Part Number | Package                 | ROHS6, Pb-Free | Temperature Range |  |
|----------------------|-------------------------|----------------|-------------------|--|
| Si5366-C-GQ          | 100-Pin 14 x 14 mm TQFP | Yes            | –40 to 85 °C      |  |

# 6. Package Outline: 100-Pin TQFP

Figure 5 illustrates the package details for the Si5366. Table 9 lists the values for the dimensions shown in the illustration.



Figure 5. 100-Pin Thin Quad Flat Package (TQFP)

| Dimension | Min  | Nom       | Max  | ] | Dimension | Min       | Nom  | Max  |
|-----------|------|-----------|------|---|-----------|-----------|------|------|
| А         | _    | —         | 1.20 |   | Е         | 16.00 BSC |      |      |
| A1        | 0.05 | —         | 0.15 |   | E1        | 14.00 BSC |      |      |
| A2        | 0.95 | 1.00      | 1.05 |   | E2        | 3.85      | 4.00 | 4.15 |
| b         | 0.17 | 0.22      | 0.27 |   | L         | 0.45      | 0.60 | 0.75 |
| С         | 0.09 | —         | 0.20 |   | aaa       | _         | —    | 0.20 |
| D         |      | 16.00 BSC |      |   | bbb       | _         | _    | 0.20 |
| D1        |      | 14.00 BSC |      | 1 | CCC       | _         | —    | 0.08 |
| D2        | 3.85 | 4.00      | 4.15 | 1 | ddd       | _         | —    | 0.08 |
| е         |      | 0.50 BSC  |      | 1 | θ         | 0°        | 3.5° | 7°   |

### Table 9. 100-Pin Package Diagram Dimensions

Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This package outline conforms to JEDEC MS-026, variant AED-HD.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7. PCB Land Pattern



Figure 6. PCB Land Pattern Diagram

|            | SSC.                                                          |  |  |  |  |
|------------|---------------------------------------------------------------|--|--|--|--|
| 15.10      | 0.50 BSC.                                                     |  |  |  |  |
| 15.40 REF. |                                                               |  |  |  |  |
| 15.40 REF. |                                                               |  |  |  |  |
| 3.90       | 4.10                                                          |  |  |  |  |
| 3.90       | 4.10                                                          |  |  |  |  |
| 13.90      | _                                                             |  |  |  |  |
| 13.90      | _                                                             |  |  |  |  |
| —          | 0.30                                                          |  |  |  |  |
| 1.50 REF.  |                                                               |  |  |  |  |
| —          | 16.90                                                         |  |  |  |  |
| —          | 16.90                                                         |  |  |  |  |
| 0.15 REF   |                                                               |  |  |  |  |
| —          | 1.00                                                          |  |  |  |  |
|            | 15.40<br>3.90<br>3.90<br>13.90<br>13.90<br><br>1.50 F<br><br> |  |  |  |  |

#### Table 10. PCB Land Pattern Dimensions

#### Notes

#### General:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on IPC-7351 guidelines.
- **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design:

5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60  $\mu$ m minimum, all the way around the pad.

#### Stencil Design:

- **6.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 7. The stencil thickness should be 0.125 mm (5 mils).
- 8. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.
- **9.** A 4 x 4 array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad.

#### Card Assembly:

- **10.** A No-Clean, Type-3 solder paste is recommended.
- **11.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 8. Top Marking

## 8.1. Si5366 Top Marking (TQFP)



## 8.2. Top Marking Explanation

| Mark Method:    | Laser                                        |                                                                                                   |
|-----------------|----------------------------------------------|---------------------------------------------------------------------------------------------------|
| Logo Size:      | 9.2 x 3.1 mm<br>Center-Justified             |                                                                                                   |
| Font Size:      | 3.0 Point (1.07 mm)<br>Right-Justified       |                                                                                                   |
| Line 1 Marking: | Device Part Number<br>Si5366-C-GQ            |                                                                                                   |
| Line 2 Marking: | YY = Year<br>WW = Workweek                   | Assigned by the Assembly Supplier.<br>Corresponds to the year and work-<br>week of the mold date. |
|                 | R = Die Revision                             |                                                                                                   |
|                 | TTTTT = Mfg Code                             | Manufacturing Code                                                                                |
| Line 3 Marking: | Circle = 1.8 mm Diameter<br>Center-Justified | "e3" Pb-Free Symbol                                                                               |
|                 | Country of Origin<br>ISO Code Abbreviation   |                                                                                                   |

# **DOCUMENT CHANGE LIST**

## Revision 0.1 to Revision 0.2

- Updated Table 1, "Performance Specifications," on page 4.
- Changed LVTTL to LVCMOS in Table 2, "Absolute Maximum Ratings," on page 5.
- Added Figure 1, "Typical Phase Noise Plot," on page 6.
- Updated "4. Pin Descriptions: Si5366".
- Updated "5. Ordering Guide" on page 25.
- Added "7. PCB Land Pattern".

## **Revision 0.2 to Revision 0.3**

- Changed 1.8 V operating range to ±5%.
- Clarified "4. Pin Descriptions: Si5366" on page 17.
- Updated "6. Package Outline: 100-Pin TQFP" on page 26.

## **Revision 0.3 to Revision 1.0**

- Expanded spec tables (1, 2, 3, 4, and 5).
- Changed "any-rate" to "any-frequency" throughout.
- Added 3.3 V operation.
- Added note about bypass with CMOS outputs.
- Added device top mark.

# **NOTES:**