

# **DATA SHEET**

# SKY13525-646LF: 0.4 to 2.7 GHz SP6T LTE Transmit/Receive Switch with MIPI RFFE Interface

# **Applications**

- 2G/3G/4G multimode cellular tablets and handsets (LTE, UMTS, CDMA2000, EDGE)
- Embedded data cards

# **Features**

- Broadband frequency range: 0.4 to 2.7 GHz
- · Low insertion loss and high linearity
- High isolation: 20 dB up to 2.7 GHz
- External MIPI select pin
- Six linear TRX ports with isolation greater than 20 dB
  @ 2.7 GHz
- Small QFN (14-pin, 2 x 2 mm) package (MSL1, 260 °C per JEDEC J-STD-020)

Skyworks Green<sup>™</sup> products are compliant with all applicable legislation and are halogen-free.
 For additional information, refer to *Skyworks Definition of Green<sup>™</sup>*, document number SQ04–0074.

# **Description**

The SKY13525-646LF is a single-pole, six-throw (SP6T) antenna switch with a Mobile Industry Processor Interface (MIPI).

Using advanced switching technologies, the SKY13525-646LF maintains low insertion loss and high isolation for both transmit and receive switching paths. The high linearity performance and low insertion loss achieved by the SKY13525-646LF makes it an ideal choice for UMTS, CDMA2000, EDGE, and LTE applications.



Figure 1. SKY13525-646LF Block Diagram

Depending on the logic applied to the decoder, the antenna pin is connected to one of six switched RF ports using a low insertion loss path, while the paths between the antenna pin and the other RF pins are in a high isolation state. Switching is controlled by the MIPI decoder. There is an external MIPI select pin that enables how the switch responds to power mode triggers. When this pin is grounded, the switch responds to any of the power mode triggers. When this pin is left open, the switch responds to individual power mode triggers. No external DC blocking capacitors are required on the RF paths as long as no DC voltage is applied.

The SKY13525-646LF is manufactured in a compact, 2 x 2 mm, 14-pin surface mount Quad Flat No-Lead (QFN) package.

A functional block diagram is shown in Figure 1. The pin configuration and package are shown in Figure 2. Signal pin assignments and functional pin descriptions are provided in Table 1.



Figure 2. SKY13525-646LF Pinout (Top View)

#### Table 1. SKY13525-646LF Signal Descriptions<sup>1</sup>

| Pin | Name        | Description                                                                                                                                                                                                                        | Pin | Name | Description                                                                                                                                                               |
|-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIO         | MIPI decoder interface/reference voltage                                                                                                                                                                                           | 8   | GND  | Ground                                                                                                                                                                    |
| 2   | SDATA       | Data input/output                                                                                                                                                                                                                  | 9   | ANT  | Antenna port                                                                                                                                                              |
| 3   | SCLK        | Clock signal                                                                                                                                                                                                                       | 10  | TRX1 | RF I/O path #1                                                                                                                                                            |
| 4   | MIPI_SELECT | MIPI interface select. When this pin is grounded,<br>the switch responds to any of the power mode<br>triggers. When this pin is left open, the switch is<br>RFFE MIPI compliant and responds to individual<br>power mode triggers. | 11  | TRX2 | RF I/O path #2                                                                                                                                                            |
| 5   | TRX6        | RF I/O path #6                                                                                                                                                                                                                     | 12  | TRX3 | RF I/O path #3                                                                                                                                                            |
| 6   | TRX5        | RF I/O path #5                                                                                                                                                                                                                     | 13  | USID | MIPI address pin used to select the device<br>address. When this pin is grounded, the MIPI<br>address is 1010. When this pin is tied to VIO, the<br>MIPI address is 1011. |
| 7   | TRX4        | RF I/O path #4                                                                                                                                                                                                                     | 14  | VDD  | DC power supply                                                                                                                                                           |

<sup>1</sup> Bottom ground paddles must be connected to ground.

#### Table 2. SKY13525-646LF Absolute Maximum Ratings<sup>1</sup>

| Parameter                                  | Symbol | Minimum | Maximum | Units |
|--------------------------------------------|--------|---------|---------|-------|
| Power supply                               | Vdd    | 2.5     | 5.0     | ٧     |
| Digital control signal, MIPI select signal | VIO    |         | 2       | V     |
| RF input power                             | Pin    |         | +34     | dBm   |
| Storage temperature                        | Тѕтс   | -55     | +150    | °C    |
| Operating temperature                      | Тор    | -30     | +90     | °C    |

1 Exposure to maximum rating conditions for extended periods may reduce device reliability. There is no damage to device with only one parameter set at the limit and all other parameters set at or below their nominal value. Exceeding any of the limits listed here may result in permanent damage to the device.

**ESD HANDLING**: Although this device is designed to be as robust as possible, electrostatic discharge (ESD) can damage this device. This device must be protected at all times from ESD when handling or transporting. Static charges may easily produce potentials of several kilovolts on the human body or equipment, which can discharge without detection. Industry-standard ESD handling precautions should be used at all times.

# **Electrical and Mechanical Specifications**

The absolute maximum ratings of the SKY13525-646LF are provided in Table 2. Electrical specifications are provided in Tables 3 through 7.

IMD2 and IMD3 test conditions for various frequencies are listed in Tables 8 and 9, respectively.

Triple beat ratio (TBR) test conditions for bands 2 and 5 are listed in Table 10.

Figure 3 illustrates the test setup used to measure intermodulation products. This industry standardized test is used to simulate the WCDMA Band 1 linearity of the antenna switch. A +20 dBm Continuous Wave (CW) signal, frund, is sequentially applied to the TRX1 through TRX5 ports, while a -15 dBm CW blocker signal, f<sub>BLK</sub>, is applied to the ANT port.

The resulting third order intermodulation distortion (IMD3),  $f_{RX}$ , is measured over all phases of  $f_{FUND}$ . The SKY13525-646LF exhibits exceptional performance for all TRXx ports.

Table 11 describes the register content and programming read/write sequences. Refer to the *MIPI Alliance Specification for RF Front-End Control Interface (RFFE)*, v1.10 (26 July 2011) for additional information on MIPI programming sequences and MIPI bus specifications.

Figures 4 and 5 provide the timing diagrams for register write commands and read commands, respectively.

Table 12 provides the Register\_0 logic. Table 13 describes the register parameters and bit values.

# Table 3. SKY13525-646LF General Electrical Specifications<sup>1</sup>

#### (VDD = 2.85 V, VIO = 1.8 V, ToP = +25 °C, Characteristic Impedance [Zo] = 50 Ω, Unless Otherwise Noted)

| Parameter                        | Symbol | Test Condition | Min       | Тур  | Max       | Units    |
|----------------------------------|--------|----------------|-----------|------|-----------|----------|
| Supply voltage                   | Vdd    |                | 2.50      | 2.85 | 4.80      | V        |
| Supply current, active mode      | ldd    |                |           | 35   | 65        | μA       |
| Supply current, low power mode   | IDD    |                |           | 10   |           | μA       |
| MIPI select                      | MS     |                | 1.65      | 1.80 | 1.95      | V        |
| Interface signal:<br>High<br>Low |        |                | 0.8 x VIO |      | 0.2 x VIO | V<br>V   |
| Control current:<br>High<br>Low  |        |                |           |      | 10<br>5   | μΑ<br>μΑ |
| Return loss                      | RL     |                | 14        | 20   |           | dB       |
| Switching time                   |        |                |           | 2    | 5         | μs       |

<sup>1</sup> Performance is guaranteed only under the conditions listed in this table.

# Table 4. SKY13525-646LF RF Electrical Specifications<sup>1</sup>

# (VDD = 2.85 V, TOP = +25 °C, Characteristic Impedance [Zo] = 50 $\Omega$ , Unless Otherwise Noted)

| Parameter                                                 | Symbol   | Test Condition                                                                                                                                                | Min            | Тур                  | Max                  | Units                    |
|-----------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|----------------------|--------------------------|
| Operating frequency                                       | f        |                                                                                                                                                               | 0.4            |                      | 2.7                  | GHz                      |
| Return loss                                               | RL       |                                                                                                                                                               | 14             | 20                   |                      | dB                       |
| Insertion loss                                            | IL       | Up to 1.0 GHz<br>Up to 2.0 GHz<br>Up to 2.7 GHz                                                                                                               |                | 0.45<br>0.55<br>0.60 | 0.55<br>0.70<br>0.75 | dB<br>dB<br>dB           |
| Isolation (ANT port to any receive port)<br>(see Table 5) | lso      | Up to 1.0 GHz<br>Up to 2.0 GHz<br>Up to 2.7 GHz                                                                                                               | 30<br>24<br>20 |                      |                      | dB<br>dB<br>dB           |
| Triple Beat Ratio<br>(also see Table 10)                  | TBR      | 650 to 900 MHz<br>1710 to 2155 MHz                                                                                                                            | +51<br>+51     | +81<br>+81           |                      | dBc<br>dBc               |
| Second order intermodulation                              | IMD2     | TRX1 to 6<br>(frequencies defined in Table 8)                                                                                                                 |                | -104                 | -95                  | dBm                      |
| Third order intermodulation                               | IMD3     | TRX1 to 5<br>TRX6<br>(frequencies defined in Table 9)                                                                                                         |                | -106<br>-100         | -104<br>-92          | dBm<br>dBm               |
| Large signal harmonics $(PIN = +25 \text{ dBm})$ :        | 2fo, 3fo |                                                                                                                                                               |                |                      |                      |                          |
| VSWR = 1:1                                                |          | TRX1 to 6:      824 to 960 MHz        TRX1 to 2, 4 to 5:      1710 to 1990 MHz        TRX 3, 6:      1710 to 1990 MHz        TRX1 to 6:      2170 to 2690 MHz |                | 72<br>68<br>58<br>68 | 68<br>65<br>55<br>65 | dBm<br>dBm<br>dBm<br>dBm |
| VSWR = 5:1                                                |          | TRX1 to 6:      824 to 960 MHz        TRX1 to 2, 4 to 5:      1710 to 1990 MHz        TRX 3, 6:      1710 to 1990 MHz        TRX1 to 6:      2170 to 2690 MHz |                | 65<br>62<br>45<br>60 | 59<br>59<br>42<br>57 | dBm<br>dBm<br>dBm<br>dBm |

<sup>1</sup> Performance is guaranteed only under the conditions listed in this table.

|             | Frequency |        |        | Insertion | Loss (dB) |        |        |
|-------------|-----------|--------|--------|-----------|-----------|--------|--------|
| Closed Path | (MHz)     | TRX1   | TRX2   | TRX3      | TRX4      | TRX5   | TRX6   |
| ANT-TRX     | 915       | -0.366 | -0.426 | -0.435    | -0.368    | -0.447 | -0.433 |
| ANT-TRX     | 1910      | -0.416 | -0.508 | -0.552    | -0.414    | -0.539 | -0.541 |
| ANT-TRX     | 2690      | -0.442 | -0.566 | -0.599    | -0.442    | -0.610 | -0.585 |

# Table 5. SKY13525-646LF Electrical Specifications: Insertion Loss, ANT to TRX Ports<sup>1</sup> ( $V_{DD} = 2.85 V$ , $T_{OP} = +25 °C$ , Characteristic Impedance [ $Z_0$ ] = 50 $\Omega$ , Unless Otherwise Noted)

<sup>1</sup> Performance is guaranteed only under the conditions listed in this table.

# Table 6. SKY13525-646LF Electrical Specifications: Isolation, ANT to TRX Ports (Note 1) ( $V_{DD} = 2.85 \text{ V}$ , $T_{OP} = +25 \text{ °C}$ , Characteristic Impedance [ $Z_0$ ] = 50 $\Omega$ , Unless Otherwise Noted)

|             | Frequency |      |      | Isolati | on (dB) |      |      |
|-------------|-----------|------|------|---------|---------|------|------|
| Closed Path | (MHz)     | TRX1 | TRX2 | TRX3    | TRX4    | TRX5 | TRX6 |
| TRX1        | 915       |      | -46  | -53     | -40     | -45  | -46  |
| TRX1        | 1910      |      | -34  | -39     | -32     | -37  | -39  |
| TRX1        | 2690      |      | -29  | -34     | -29     | -33  | -36  |
| TRX2        | 915       | -36  |      | -46     | -39     | -45  | -46  |
| TRX2        | 1910      | -26  |      | -33     | -32     | -37  | -39  |
| TRX2        | 2690      | -22  |      | -28     | -28     | -33  | -36  |
| TRX3        | 915       | -33  | -42  |         | -39     | -45  | -47  |
| TRX3        | 1910      | -24  | -30  |         | -31     | -37  | -39  |
| TRX3        | 2690      | -21  | -25  |         | -28     | -34  | -36  |
| TRX4        | 915       | -32  | -39  | -42     |         | -47  | -56  |
| TRX4        | 1910      | -25  | -32  | -35     |         | -37  | -42  |
| TRX4        | 2690      | -22  | -29  | -32     |         | -33  | -38  |
| TRX5        | 915       | -32  | -39  | -42     | -48     |      | -48  |
| TRX5        | 1910      | -25  | -32  | -35     | -35     |      | -34  |
| TRX5        | 2690      | -22  | -29  | -32     | -30     |      | -30  |
| TRX6        | 915       | -32  | -39  | -42     | -42     | -43  |      |
| TRX6        | 1910      | -25  | -32  | -35     | -31     | -32  |      |
| TRX6        | 2690      | -22  | -29  | -32     | -27     | -28  |      |

<sup>1</sup> Performance is guaranteed only under the conditions listed in this table.

|             | Frequency |      |      | Isolati | on (dB) |      |      |
|-------------|-----------|------|------|---------|---------|------|------|
| Closed Path | (MHz)     | TRX1 | TRX2 | TRX3    | TRX4    | TRX5 | TRX6 |
| TRX1        | 915       |      | -35  | -40     | -42     | -47  | -47  |
| TRX1        | 1910      |      | -28  | -32     | -35     | -38  | -40  |
| TRX1        | 2690      |      | -25  | -29     | -31     | -34  | -37  |
| TRX2        | 915       | -39  |      | -30     | -44     | -47  | -47  |
| TRX2        | 1910      | -29  |      | -23     | -36     | -39  | -40  |
| TRX2        | 2690      | -24  |      | -20     | -32     | -35  | -37  |
| TRX3        | 915       | -45  | -29  |         | -44     | -47  | -47  |
| TRX3        | 1910      | -32  | -22  |         | -36     | -39  | -40  |
| TRX3        | 2690      | -27  | -19  |         | -32     | -35  | -37  |
| TRX4        | 915       | -46  | -50  | -55     |         | -35  | -40  |
| TRX4        | 1910      | -34  | -37  | -43     |         | -28  | -33  |
| TRX4        | 2690      | -29  | -32  | -38     |         | -25  | -30  |
| TRX5        | 915       | -45  | -49  | -55     | -33     |      | -30  |
| TRX5        | 1910      | -34  | -36  | -43     | -26     |      | -23  |
| TRX5        | 2690      | -30  | -32  | -38     | -23     |      | -21  |
| TRX6        | 915       | -44  | -49  | -54     | -38     | -29  |      |
| TRX6        | 1910      | -34  | -36  | -42     | -31     | -22  |      |
| TRX6        | 2690      | -30  | -32  | -37     | -28     | -20  |      |

Table 7. SKY13525-646LF Electrical Specifications: Isolation, TRX to TRX Ports<sup>1</sup> ( $V_{DD} = 2.85 V$ ,  $T_{OP} = +25 °C$ , Characteristic Impedance [ $Z_0$ ] = 50  $\Omega$ , Unless Otherwise Noted)

<sup>1</sup> Performance is guaranteed only under the conditions listed in this table.

# DATA SHEET • SKY13525-646LF: SP6T LTE TRANSMIT/RECEIVE SWITCH WITH MIPI RFFE INTERFACE

#### **Table 8. IMD2 Test Conditions**

| Band | Transmit<br>Frequency<br>(MHz) | Transmit Power<br>(dBm) | Frequency Blocker,<br>Low<br>(MHz) | Frequency Blocker,<br>High<br>(MHz) | Power Blocker<br>(dBm) | Receive Frequency<br>(MHz) |
|------|--------------------------------|-------------------------|------------------------------------|-------------------------------------|------------------------|----------------------------|
| 1    | 1950.0                         |                         | 190                                | 4090                                |                        | 2140.0                     |
| 2    | 1880.0                         |                         | 80                                 | 3840                                |                        | 1960.0                     |
| 4    | 1732.0                         | +20                     | 400                                | 3864                                | -15                    | 2132.0                     |
| 5    | 836.5                          |                         | 45                                 | 1718                                |                        | 881.5                      |
| 8    | 897.0                          |                         | 45                                 | 1839                                |                        | 942.0                      |

#### **Table 9. IMD3 Test Conditions**

| Band | Transmit Frequency<br>(MHz) | Transmit Power<br>(dBm) | Frequency Blocker<br>(MHz) | Power Blocker<br>(dBm) | Receive Frequency<br>(MHz) |
|------|-----------------------------|-------------------------|----------------------------|------------------------|----------------------------|
| 1    | 1950.0                      |                         | 1760.0                     |                        | 2140.0                     |
| 2    | 1880.0                      |                         | 1800.0                     |                        | 1960.0                     |
| 4    | 1732.0                      | +20                     | 1332.0                     | -15                    | 2132.0                     |
| 5    | 836.5                       |                         | 791.5                      |                        | 881.5                      |
| 8    | 897.0                       |                         | 852.0                      |                        | 942.0                      |

# Table 10. Triple Beat Ratio Test Conditions

| Band | Transmit<br>Frequency 1<br>(MHz) | Transmit Power 1<br>(dBm) | Transmit<br>Frequency 2<br>(MHz) | Transmit Power 2<br>(dBm) | Frequency<br>Blocker @ ANT<br>(MHz) | Power<br>Blocker<br>(dBm) | TBR Product<br>Frequency<br>(MHz) |
|------|----------------------------------|---------------------------|----------------------------------|---------------------------|-------------------------------------|---------------------------|-----------------------------------|
| 2    | 1880.0                           | +21.5                     | 1881.0                           | +21.5                     | 1960.0                              | -30                       | 1960.0 ± 1                        |
| 5    | 835.5                            | +21.5                     | 836.5                            | +21.5                     | 881.5                               | -30                       | 881.5 ± 1                         |



Figure 3. Third Order Intermodulation Test Setup

#### **Table 11. Command Sequence Bit Definitions**

|               |     |            |    |           |         |           |                |     | Extended Operation |                |     |                   |                |     |
|---------------|-----|------------|----|-----------|---------|-----------|----------------|-----|--------------------|----------------|-----|-------------------|----------------|-----|
| Туре          | SSC | C11-<br>C8 | C7 | C6-C5     | C4      | C3-C0     | Parity<br>Bits | BPC | DA7(1)-<br>DA0(1)  | Parity<br>Bits | BPC | DA7(n)-<br>DA0(n) | Parity<br>Bits | BPC |
| Reg0<br>Write | Y   | SA[3:0]    | 1  | Data[6:5] | Data[4] | Data{3:0] | Y              | Y   | -                  | -              | -   | -                 | -              | -   |
| Reg<br>Write  | Y   | SA[3:0]    | 0  | 10        | Addr[4] | Addr[3:0] | Y              | -   | Data[7:0]          | -              | -   | -                 | Y              | Y   |
| Reg<br>Read   | Y   | SA[3:0]    | 0  | 11        | Addr[4] | Addr[3:0] | Y              | Y   | Data[7:0]          | -              | -   | -                 | Y              | Y   |

Legend:

SSC = Sequence start commandC = Command frame bits 
$$\label{eq:DA} \begin{split} \text{DA} &= \text{Data/address frame bits} \\ \text{BPC} &= \text{Bus park cycle} \end{split}$$

BC = Byte count (# of consecutive addresses)

#### DATA SHEET • SKY13525-646LF: SP6T LTE TRANSMIT/RECEIVE SWITCH WITH MIPI RFFE INTERFACE







Figure 5. Register Read Command Timing Diagram

# Table 12. Register\_0 Truth Table

|       |                     |    |    |    | Registe | r_0 Bits |    |    |    |
|-------|---------------------|----|----|----|---------|----------|----|----|----|
| State | Mode                | D7 | D6 | D5 | D4      | D3       | D2 | D1 | DO |
| 1     | Isolation (default) | Х  | 0  | 0  | 0       | 0        | 0  | 0  | 0  |
| 6     | TRX1                | Х  | 0  | 0  | 0       | 0        | 0  | 0  | 1  |
| 4     | TRX2                | Х  | 0  | 0  | 0       | 1        | 1  | 1  | 0  |
| 2     | TRX3                | Х  | 0  | 0  | 0       | 0        | 0  | 1  | 0  |
| 7     | TRX4                | Х  | 0  | 0  | 0       | 1        | 0  | 0  | 1  |
| 5     | TRX5                | Х  | 0  | 0  | 0       | 1        | 0  | 1  | 1  |
| 6     | TRX6                | Х  | 0  | 0  | 0       | 1        | 0  | 1  | 0  |

Note: X= Not used

#### Table 13. Register Description and Programming (1 of 2)

| Register    |                  |                          |                                                                                                   |                     |
|-------------|------------------|--------------------------|---------------------------------------------------------------------------------------------------|---------------------|
| Name        | Address<br>(Hex) | Parameter                | Description                                                                                       | Default<br>(Binary) |
| Register_0  | 0000             | MODE_CTRL                | Bits[7:0]:                                                                                        | -                   |
|             |                  |                          | Switch control. See Table 12 for logic.                                                           |                     |
|             | 001A             | SOFTWARE RESET           | Bit[7]:                                                                                           | 0                   |
|             |                  |                          | Resets all data to default values except for USID, GSID, or the contents of the PM_TRIG Register. |                     |
|             |                  |                          | 0 = Normal operation<br>1 = Software reset                                                        |                     |
|             |                  | COMMAND_FRAME_PARITY_ERR | Bit[6]:                                                                                           | 0                   |
|             |                  |                          | Command sequence received with parity error – discard command.                                    |                     |
|             |                  | COMMAND_LENGTH_ERR       | Bit[5]:                                                                                           | 0                   |
|             |                  |                          | Command length error.                                                                             |                     |
|             |                  | ADDRESS_FRAME_PARITY_ERR | Bit[4]:                                                                                           | 0                   |
| RFFE_STATUS |                  |                          | Address frame parity error =1.                                                                    |                     |
|             |                  | DATA_FRAME_PARITY_ERR    | Bit[3]:                                                                                           | 0                   |
|             |                  |                          | Data frame with parity error.                                                                     |                     |
|             |                  | READ_UNUSED_REG          | Bit[2]:                                                                                           | 0                   |
|             |                  |                          | Read command to an invalid address.                                                               |                     |
|             |                  | WRITE_UNUSED_REG         | Bit[1]:                                                                                           | 0                   |
|             |                  |                          | Write command to an invalid address.                                                              |                     |
|             |                  | BID_GID_ERR              | Bit[0]:                                                                                           | 0                   |
|             |                  |                          | Read command with a BROADCAST_ID (refer to the <i>MIPI Alliance Specification</i> ) or GSID.      |                     |
|             | 001B             | Reserved                 | Bits[7:4]: Reserved                                                                               | 0000                |
| GROUP_SID   |                  | GSID                     | Bits[3:0]:                                                                                        | 0000                |
|             |                  |                          | Group slave ID                                                                                    |                     |

| Register             |                  |                 |                                                                                                                                                                                                               |                     |
|----------------------|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Name                 | Address<br>(Hex) | Parameter       | Description                                                                                                                                                                                                   | Default<br>(Binary) |
| PM_TRIG <sup>1</sup> | 001C             | PWR_MODE        | Bits[7:6]:<br>00 = Normal operation (active)<br>01 = Default settings (startup)<br>10 = Low power (low power)<br>11 = Reserved                                                                                | 01                  |
|                      |                  | Trigger_Mask_2  | Bit[5]:<br>If this bit is set, trigger 2 is disabled. When all triggers are disabled, if<br>writing to a register that is associated with trigger 2, the data goes<br>directly to the destination register.   | 0                   |
|                      |                  | Trigger_Mask_1  | Bit[4]:<br>If this bit is set, trigger 1 is disabled. When all triggers are disabled, if<br>writing to a register that is associated with trigger 1, the data goes<br>directly to the destination register.   | 0                   |
|                      |                  | Trigger_Mask_0  | Bit[3]:<br>If this bit is set, trigger 0 is disabled. When all triggers are disabled, if<br>writing to a register that is associated with trigger 0, the data goes<br>directly to the destination register.   | 0                   |
|                      |                  | Trigger_2       | Bit[2]:<br>If this bit is set, data is loaded into the trigger 2 registers.                                                                                                                                   | 0                   |
|                      |                  | Trigger_1       | Bit[1]:<br>If this bit is set, data is loaded into the trigger 1 registers<br>(unsupported).                                                                                                                  | 0                   |
|                      |                  | Trigger_0       | Bit[0]:<br>If this bit is set, data is loaded into the trigger 0 registers<br>(unsupported).                                                                                                                  | 0                   |
| PRODUCT_ID           | 001D             | PRODUCT_ID      | Bits[7:0]:<br>This is a read-only register. However, during the programming of the<br>Unique Slave Identifier (USID), a write command sequence is<br>performed on this register but the value is not changed. | 11000000            |
| Manufacturer_ID      | 001E             | MANUFACTURER_ID | Bits[7:0]:<br>Read-only register                                                                                                                                                                              | 10100101            |
| Man_usid             | 001F             | Reserved        | Bits[7:6]:<br>Reserved                                                                                                                                                                                        | 00                  |
|                      |                  | MANUFACTURER_ID | Bits[5:4]:<br>Read-only register                                                                                                                                                                              | 01                  |
|                      |                  | USID            | Bits[3:0]:<br>Programmable USID. A write to these bits programs the USID:<br>With pin 13 = tied to VIO<br>With pin 13 = grounded                                                                              | 1011<br>1010        |

<sup>1</sup> Unlike the complete independence between triggers 0, 1, and 2, and also between the associated trigger masks 0, 1, and 2, respectively, as described in the MIPI RFFE Specification, this device uses additional interactions between the provided trigger functions.

The delayed application of updated data to all triggerable registers in this device may be accomplished using any of the three triggers (0, 1, or 2), provided that the particular trigger used is not currently masked off. If multiple triggers are enabled, any or all of those are sufficient to cause the data to be transferred from shadow registers to destination registers for all triggerable registers in the device.

It is also necessary to disable all three triggers (i.e., set all three trigger masks) to ensure that data written to any triggerable register will immediately be written to the destination register at the conclusion of the RFFE command sequence where the data is written.

# **Evaluation Board Description**

The SKY13525-646LF Evaluation Board is used to test the performance of the SKY13525-646LF SP6T Switch. An Evaluation Board schematic diagram is provided in Figure 6. A recommended ESD protection circuit diagram is provided in Figure 7. An assembly drawing for the Evaluation Board is shown in Figure 8.

# **Package Dimensions**

The PCB layout footprint for the SKY13525-646LF is provided in Figure 9. Typical part markings are shown in Figure 10. Package dimensions are shown in Figure 11, and tape and reel dimensions are provided in Figure 12.

# **Package and Handling Information**

Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly.

The SKY13525-646LF is rated to Moisture Sensitivity Level 1 (MSL1) at 260 °C. It can be used for lead or lead-free soldering. For additional information, refer to the Skyworks Application Note, *PCB Design and SMT Assembly/Rework Guidelines for MCM-L Packages*, document number 101752.

Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Production quantities of this product are shipped in a standard tape and reel format.



Figure 6. SKY13525-646LF Evaluation Board Schematic



202903-008

Figure 8. SKY13525-646LF Evaluation Board Assembly Diagram



# Figure 9. SKY13525-646LF PCB Layout Footprint (Top View)



Figure 10. Typical Part Markings (Top View)

#### DATA SHEET • SKY13525-646LF: SP6T LTE TRANSMIT/RECEIVE SWITCH WITH MIPI RFFE INTERFACE





#### 15



4. Tolerances:

Angles: ±30' 2 place decimals: ±0.10 1 place decimal: ±0.15

