







# **VCR3P P-Channel Voltage Controlled Resistor JFET**

#### **Features**

- InterFET <u>P0099F Geometry</u>
- Low Leakage: 500pA Typical
- · Low Input Capacitance: 18pF Typical
- RoHS Compliant
- SMT, TH, and Bare Die Package options.

### **Applications**

- Small Signal Attenuators
- Filters
- · Amplifier Gain Control
- · Oscillator Amplitude Control

### Description

The 15V InterFET VCR3P Voltage Controlled Resistor JFET is targeted for high input impedance applications. The resistance range of the VCR3P is 70 Ohms to 200 Ohms. The TO-18 package is hermetically sealed and suitable for military applications.

#### **TO-18 Bottom View**





#### **SOT23 Top View**





**TO-92 Bottom View** 





#### **Product Summary**

| Parameters           |                                  | VCR3P Min | Unit |
|----------------------|----------------------------------|-----------|------|
| BV <sub>GSS</sub>    | Gate to Source Breakdown Voltage | 15        | V    |
| V <sub>GS(off)</sub> | Gate to Source Cutoff Voltage    | 1         | V    |
| r <sub>ds(on)</sub>  | Drain to Source ON Resistance    | 70        | Ω    |

#### Ordering Information Custom Part and Binning Options Available

| Part Number | Description                            | Case  | Packaging            |
|-------------|----------------------------------------|-------|----------------------|
| VCR3P       | Through-Hole                           | TO-18 | Bulk                 |
| PNVCR3P     | Through-Hole                           | TO-92 | Bulk                 |
| SMPVCR3P    | Surface Mount                          | SOT23 | Bulk                 |
|             | 7" Tape and Reel: Max 3,000 Pieces     |       | Minimum 1,000 Pieces |
| SMPVCR3PTR  | 13" Tape and Reel: Max 9,000 Pieces    | SOT23 | Tape and Reel        |
| VCR3PCOT    | Chip Orientated Tray (COT Waffle Pack) | СОТ   | 400/Waffle Pack      |
| VCR3PCFT    | Chip Face-up Tray (CFT Waffle Pack)    | CFT   | 400/Waffle Pack      |



**Disclaimer:** It is the Buyers responsibility for designing, validating and testing the end application under all field use cases and extreme use conditions. Guaranteeing the application meets required standards, regulatory compliance, and all safety and security requirements is the responsibility of the Buyer. These resources are subject to change without notice.







### **Electrical Characteristics**

Maximum Ratings (@ T<sub>A</sub> = 25°C, Unless otherwise specified)

|                  | Parameters                                 | Value      | Unit  |
|------------------|--------------------------------------------|------------|-------|
| $V_{RGS}$        | Reverse Gate Source and Gate Drain Voltage | 15         | V     |
| I <sub>FG</sub>  | Continuous Forward Gate Current            | 10         | mA    |
| PD               | Continuous Device Power Dissipation        | 300        | mW    |
| Р                | Power Derating                             | 2.4        | mW/°C |
| Τı               | Operating Junction Temperature             | -55 to 125 | °C    |
| T <sub>STG</sub> | Storage Temperature                        | -65 to 150 | °C    |

Static Characteristics (@ TA = 25°C, Unless otherwise specified)

|                      | VC                                  |                                   | R3P |     |      |
|----------------------|-------------------------------------|-----------------------------------|-----|-----|------|
|                      | Parameters                          | Conditions                        | Min | Max | Unit |
| V <sub>(BR)GSS</sub> | Gate to Source<br>Breakdown Voltage | $I_G = 1\mu A_{\nu} V_{DS} = 0 V$ | 15  |     | V    |
| I <sub>GSS</sub>     | Gate to Source<br>Reverse Current   | $V_{GS} = 15V, V_{DS} = 0V$       |     | 20  | nA   |
| V <sub>GS(OFF)</sub> | Gate to Source<br>Cutoff Voltage    | $V_{DS} = -10V$ , $I_D = -1\mu A$ | 1   | 5   | V    |

**Dynamic Characteristics** (@ TA = 25°C, Unless otherwise specified)

|                     |                 |                              | VCR3P |     |      |
|---------------------|-----------------|------------------------------|-------|-----|------|
|                     | Parameters      | Conditions                   | Min   | Max | Unit |
| r <sub>ds(on)</sub> | Drain to Source | $I_D = 0A$ , $V_{GS} = 0V$ , | 70    | 200 | Ω    |
|                     | ON Resistance   | f = 1kHz                     |       |     |      |
| C <sub>dg</sub>     | Drain Gate      | $V_{DG} = 10V, I_{S} = 0A,$  |       | 25  | pF   |
|                     | Capacitance     | f = 1MHz                     |       |     |      |
| C <sub>sg</sub>     | Source Gate     | $V_{GS} = 10V, I_D = 0A,$    |       | 15  | pF   |
|                     | Capacitance     | f = 1MHz                     |       |     |      |









# SOT23 (TO-236AB) Mechanical and Layout Data

### **Package Outline Data**







- 1. All linear dimensions are in millimeters.
- 2. Package weight approximately 0.12 grams
- 3. Molded plastic case UL 94V-0 rated
- For Tape and Reel specifications refer to InterFET CTC-021 Tape and Reel Specification, Document number: IF39002
- Bulk product is shipped in standard ESD shipping material
- 6. Refer to JEDEC standards for additional information.

### **Suggested Pad Layout**



- 1. All linear dimensions are in millimeters.
- 2. The suggested land pattern dimensions have been provided for reference only. A more robust pattern may be desired for wave soldering.







# **TO-18 Mechanical and Layout Data**

### **Package Outline Data**



- 1. All linear dimensions are in millimeters.
- 2. Package weight approximately 0.29 grams
- 3. Bulk product is shipped in standard ESD shipping material
- 4. Refer to JEDEC standards for additional information.

### **Suggested Through-Hole Layout**



- 1. All linear dimensions are in millimeters.
- The suggested land pattern dimensions have been provided as a straight lead reference only. A more robust pattern may be desired for wave soldering and/or bent lead configurations.