# 4-Channel Low Capacitance ESD Protection Array

### **Product Description**

CM1213A−04SO has been designed to provide ESD protection for electronic components or subsystems requiring minimal capacitive loading. This device is ideal for protecting systems with high data and clock rates or for circuits requiring low capacitive loading. Each ESD channel consists of a pair of diodes in series which steer the positive or negative ESD current pulse to either the positive  $(V_P)$  or negative  $(V_N)$ supply rail. A Zener diode is embedded between  $V_P$  and  $V_N$ , offering two advantages. First, it protects the  $V_{CC}$  rail against ESD strikes, and second, it eliminates the need for a bypass capacitor that would otherwise be needed for absorbing positive ESD strikes to ground. This device will protect against ESD pulses up to 8 kV per the IEC 61000−4−2 standard.

This device is particularly well-suited for protecting systems using high-speed ports such as USB 2.0, IEEE1394 (Firewire<sup>®</sup>, iLink<sup>-16</sup>), Serial ATA, DVI, HDMI and corresponding ports in removable storage, digital camcorders, DVD−RW drives and other applications where extremely low loading capacitance with ESD protection are required in a small package footprint.

#### **Features**

- Four Channels of ESD Protection
- Provides ESD Protection to IEC61000−4−2 Level 4  $\div$  ±8 kV Contact Discharge
- Low Channel Input Capacitance of 0.85 pF Typical
- Minimal Capacitance Change with Temperature and Voltage
- Channel Input Capacitance Matching of 0.02 pF Typical is Ideal for Differential Dignals
- Zener Diode Protects Supply Rail and Eliminates the Need for External By-pass Capacitors
- Each I/O Pin Can Withstand Over 1000 ESD Strikes\*
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC−Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and RoHS Compliant

# **Applications**

- USB2.0 Ports at 480 Mbps in Desktop PCs, Notebooks and Peripherals
- IEEE1394 Firewire® Ports at 400 Mbps/800 Mbps
- DVI Ports, HDMI Ports in Notebooks, Set Top Boxes, Digital TVs, LCD Displays
- Serial ATA Ports in Desktop PCs and Hard Disk Drives
- PCI Express Ports
- General Purpose High−Speed Data Line ESD Protection



# **ON Semiconductor®**

**[www.onsemi.com]( http://www.onsemi.com/)**



**SC−74 SO SUFFIX CASE 318F**



# **MARKING DIAGRAM**



(Note: Microdot may be in either location)

# **ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

\*Standard test condition is IEC61000−4−2 level 4 test circuit with each pin subjected to ±8 kV contact discharge for 1000 pulses. Discharges are timed at 1 second intervals and all 1000 strikes are completed in one continuous test run. The part is then subjected to standard production test to verify that all of the tested parameters are within spec after the 1000 strikes.

#### **Table 1. PIN DESCRIPTIONS**



#### **PACKAGE/PINOUT DIAGRAMS**



#### **SPECIFICATIONS**

#### **Table 2. ABSOLUTE MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **Table 3. STANDARD OPERATING CONDITIONS**



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **Table 4. ELECTRICAL OPERATING CHARACTERISTICS** (Note 1)



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. All parameters specified at  $T_A = -40^\circ \text{C}$  to +85°C unless otherwise noted.

2.  $V_P = 3.3$  V,  $V_N$  grounded.

3. These measurements performed with no external capacitor on  $V_P$  ( $V_P$  floating).

# **PERFORMANCE INFORMATION**

# **Input Channel Capacitance Performance Curves**



**Figure 1. Typical Variation of C<sub>IN</sub> vs. V<sub>IN</sub> (f = 1 MHz, V<sub>P</sub> = 3.3 V, V<sub>N</sub> = 0 V, 0.1 μF Chip Capacitor between V<sub>P</sub> and V<sub>N</sub>, 25°C)** 



**Figure 2. Typical Variation of C<sub>IN</sub> vs. Temp** (f = 1 MHz, V<sub>IN</sub> = 30 mV, V<sub>P</sub> = 3.3 V, V<sub>N</sub> = 0 V, 0.1 µF Chip Capacitor between V<sub>P</sub> and V<sub>N</sub>)

# **PERFORMANCE INFORMATION (Cont'd)**

**Typical Filter Performance (nominal conditions unless specified otherwise, 50 Ohm Environment)**



Figure 3. Insertion Loss (S21) vs. Frequency (0 V DC Bias, V<sub>P</sub>=3.3 V)



Figure 4. Insertion Loss (S21) vs. Frequency (2.5 V DC Bias, V<sub>P</sub>=3.3 V)

# **APPLICATION INFORMATION**

#### **Design Considerations**

In order to realize the maximum protection against ESD pulses, care must be taken in the PCB layout to minimize parasitic series inductances on the Supply/Ground rails as well as the signal trace segment between the signal input (typically a connector) and the ESD protection device. Refer to Application of Positive ESD Pulse between Input Channel and Ground, which illustrates an example of a positive ESD pulse striking an input channel. The parasitic series inductance back to the power supply is represented by  $L_1$  and  $L_2$ . The voltage  $V_{CL}$  on the line being protected is:

# $V_{CL}$  = Fwd Voltage Drop of D<sub>1</sub> +  $V_{SUPPLY}$  + L<sub>1</sub> x d(I<sub>ESD</sub>) / dt + L<sub>2</sub> x d(I<sub>ESD</sub>) / dt

where  $I<sub>ESD</sub>$  is the ESD current pulse, and  $V<sub>SUPPIY</sub>$  is the positive supply voltage.

An ESD current pulse can rise from zero to its peak value in a very short time. As an example, a level 4 contact discharge per the IEC61000−4−2 standard results in a current pulse that rises from zero to 30 Amps in 1 ns. Here  $d(I<sub>ESD</sub>)/dt$  can be approximated by  $\Delta I_{ESD}/\Delta t$ , or 30/(1x10<sup>-9</sup>). So just 10 nH of series inductance (L<sub>1</sub> and L<sub>2</sub> combined) will lead to a 300 V increment in  $V_{CL}!$ 

Similarly for negative ESD pulses, parasitic series inductance from the  $V<sub>N</sub>$  pin to the ground rail will lead to drastically increased negative voltage on the line being protected.

The CM1213A has an integrated Zener diode between  $V_P$  and  $V_N$ . This greatly reduces the effect of supply rail inductance  $L_2$  on V<sub>CL</sub> by clamping V<sub>P</sub> at the breakdown voltage of the Zener diode. However, for the lowest possible V<sub>CL</sub>, especially when  $V_P$  is biased at a voltage significantly below the Zener breakdown voltage, it is recommended that a 0.22  $\mu$ F ceramic chip capacitor be connected between  $V_P$  and the ground plane.

As a general rule, the ESD Protection Array should be located as close as possible to the point of entry of expected electrostatic discharges. The power supply bypass capacitor mentioned above should be as close to the  $V<sub>P</sub>$  pin of the Protection Array as possible, with minimum PCB trace lengths to the power supply, ground planes and between the signal input and the ESD device to minimize stray series inductance.

#### **Additional Information**

See also ON Semiconductor Application Note "Design Considerations for ESD Protection", in the Applications section.





FireWire is a registered trademark of Apple Computer, Inc. iLink is a trademark of S. J. Electro Systems, Inc.

1

6

# **SCOM**

**SC−74** CASE 318F ISSUE P

