

#### ASYMMETRICAL BIDIRECTIONAL THYRISTOR SPD

# TISP4A265H3BJ LCAS R<sub>LINE</sub> Protector

**RING Line Protection for:** 

- -LCAS (Line Card Access Switch)
- -ADSL Interfaces

#### Voltages Optimized for:

-Battery-Backed Ringing Circuits

| Maximum Ringing a.c          | 90 V rms   |
|------------------------------|------------|
| Maximum Battery Voltage      | 52 V       |
| -ADSL Voltage                | ±23 V peak |
| -Minimum Ambient Temperature | 0 °C       |

| Device | V <sub>DRM</sub> | V <sub>(BO)</sub> |
|--------|------------------|-------------------|
| '4A265 | +100             | +125              |
| 4A200  | -200             | -265              |

#### **Rated for International Surge Wave Shapes**

| Wave Shape | Wave Shape Standard |     |
|------------|---------------------|-----|
| wave onape | Standard            | Α   |
| 2/10 μs    | GR-1089-CORE        | 500 |
| 8/20 μs    | IEC 61000-4-5       | 300 |
| 10/160 μs  | TIA/EIA-IS-968      | 250 |
| 10/700 μs  | ITU-T K.20/45/21    | 200 |
| 10/560 μs  | TIA/EIA-IS-968      | 160 |
| 10/1000 μs | GR-1089-CORE        | 100 |

# Agency Recognition Description UL File Number: <u>E215609</u>

#### SMB Package (Top View)



#### **Device Symbol**



".....UL Recognized Component

#### **Description**

The TISP4A265H3BJ is an asymmetrical bidirectional overvoltage protector. It is designed to limit the peak voltages on the ring line terminal of the '7581/2/3 LCAS (Line Card Access Switches). The TISP4A265H3BJ must be connected with bar-indexed terminal 1, MT1, to the protective ground and terminal 2, MT2, to the ring conductor.

The TISP4A265H3BJ voltages are chosen to give adequate LCAS ring line terminal protection for all switch conditions. The most potentially stressful condition is low level power cross when the LCAS switches are closed. Under this condition, the TISP4A265H3BJ limits the voltage and corresponding LCAS dissipation until the LCAS thermal trip operates and opens the switches.

Under open-circuit ringing conditions, the line ring conductor will have high peak voltages. For battery backed ringing, the ring conductor will have a larger peak negative voltage than positive, i.e. the peak voltages are asymmetric. The TISP4A265H3BJ has a similar voltage asymmetry and will allow the maximum possible ringing voltage, while giving the most effective protection. On a connected line, the tip conductor will have much smaller voltage levels than the open-circuit ring conductor values. Here a TISP4xxxH3BJ series, symmetrical voltage protector gives adequate protection.

Overvoltages are initially clipped by breakdown clamping. If sufficient current is available from the overvoltage, the breakdown voltage will rise to the breakover level, which causes the device to switch into a low-voltage on-state condition. This switching action removes the high voltage stress from the following circuitry and causes the current resulting from the overvoltage to be safely diverted through the protector. The high holding (switch off) current helps prevent d.c. latchup as the diverted current subsides.

#### **How to Order**

| Device        | Package                  | Carrier                  | Order As         |
|---------------|--------------------------|--------------------------|------------------|
| TISP4A265H3BJ | BJ (J-Bend DO-214AA/SMB) | R (Embossed Tape Reeled) | TISP4A265H3BJR-S |

# TISP4A265H3BJ LCAS R<sub>LINE</sub> Protector

## **BOURNS**®

#### **Description (Continued)**

The TISP4A265H3BJ is guaranteed to voltage limit and withstand the listed international lightning surges in both polarities. This high (H) current protection device is in a plastic SMBJ package (JEDEC DO-214AA with J-bend leads) and supplied in embossed carrier reel pack. For alternative voltage and holding current values, consult the factory.

#### Absolute Maximum Ratings, TA = 25 °C (Unless Otherwise Noted)

| Rating                                                                                         | Symbol              | Value        | Unit |
|------------------------------------------------------------------------------------------------|---------------------|--------------|------|
| Repetitive peak off-state voltage, (see Note 1)                                                | V <sub>DRM</sub>    | +100<br>-200 | V    |
| Non-repetitive peak on-state pulse current (see Notes 2, 3 and 4)                              |                     |              |      |
| $2/10 \mu s$ (GR-1089-CORE, $2/10 \mu s$ voltage wave shape)                                   |                     | 500          |      |
| $8/20 \mu s$ (IEC 61000-4-5, 1.2/50 $\mu s$ voltage, 8/20 current combination wave generator)  |                     | 300          |      |
| 10/160 $\mu$ s (TIA/EIA-IS-968 (Replaces FCC Part 68), 10/160 $\mu$ s voltage wave shape)      | ,                   | 250          | Α    |
| 5/310 μs (ITU-T K.44, 10/700 μs voltage wave shape used in K.20/45/21)                         | ITSP                | 200          | A    |
| 5/320 μs (TIA/EIA-IS-968 (Replaces FCC Part 68), 9/720 μs voltage wave shape)                  |                     | 200          |      |
| 10/560 μs (TIA/EIA-IS-968 (Replaces FCC Part 68), 10/560 μs voltage wave shape)                |                     | 160          |      |
| $10/1000  \mu \text{s}   \text{(GR-1089-CORE, } 10/1000  \mu \text{s voltage wave shape)}$     |                     | 100          |      |
| Non-repetitive peak on-state current (see Notes 2, 3 and 5)                                    |                     |              |      |
| 20 ms (50 Hz) full sine wave                                                                   |                     | 55           |      |
| 16.7 ms (60 Hz) full sine wave                                                                 | I <sub>TSM</sub>    | 60           | Α    |
| 1000 s 50 Hz/60 Hz a.c.                                                                        |                     | 2.2          |      |
| Initial rate of rise of on-state current, Exponential current ramp, Maximum ramp value < 200 A | di <sub>T</sub> /dt | 400          | A/μs |
| Junction temperature                                                                           | $T_J$               | -40 to +150  | °C   |
| Storage temperature range                                                                      | T <sub>stg</sub>    | -65 to +150  | °C   |

NOTES: 1. See Figure 7 for voltage values at other temperatures.

- 2. Initially, the TISP4A265H3BJ must be in thermal equilibrium with  $T_{.1} = 25 \, ^{\circ}\text{C}$ .
- 3. The surge may be repeated after the TISP4A265H3BJ returns to its initial conditions.
- 4. See Figure 8 for current ratings at other temperatures.
- EIA/JESD51-2 environment and EIA/JESD51-3 PCB with standard footprint dimensions connected with 5 A rated printed wiring track widths. See Figure 6 for the current ratings at other durations. Derate current values at -0.61 %/°C for ambient temperatures above 25 °C.

#### Overload Ratings, TA = 25 °C (Unless Otherwise Noted)

| Rating                                                                                | Symbol  | Value | Unit  |
|---------------------------------------------------------------------------------------|---------|-------|-------|
| Maximum overload on-state current without open circuit, 50 Hz/60 Hz a.c. (see Note 6) |         |       |       |
| 0.03 s                                                                                |         | 60    |       |
| 0.07 s                                                                                |         | 40    | A     |
| 1.6 s                                                                                 | IT(OV)M | 8     | A rms |
| 5.0 s                                                                                 |         | 7     |       |
| 1000 s                                                                                |         | 2.2   |       |

NOTE 6: Peak overload on-state current during a.c. power cross tests of GR-1089-CORE and UL 1950/60950. These electrical stress levels may damage the TISP4A265H3BJ silicon chip. After test, the pass criterion is either that the device is functional or, if it is faulty, that it has a short circuit fault mode. In the short circuit fault mode, the following equipment is protected as the device is a permanent short across the line. The equipment would be unprotected if an open circuit fault mode developed.

# TISP4A265H3BJ LCAS R<sub>LINE</sub> Protector

# BOURNS®

#### Electrical Characteristics, $T_A = 25$ °C (Unless Otherwise Noted)

|                   | Parameter                                  | Test Conditions                                     |                                                         | Min   | Тур | Max       | Unit    |
|-------------------|--------------------------------------------|-----------------------------------------------------|---------------------------------------------------------|-------|-----|-----------|---------|
| I <sub>DRM</sub>  | Repetitive peak off-<br>state current      | V <sub>D</sub> = +100 V and -200 V                  | $T_A = 25 ^{\circ}\text{C}$ $T_A = 85 ^{\circ}\text{C}$ |       |     | ±5<br>±10 | μΑ      |
|                   |                                            | duidt 250 V/ma D 200 O                              | 1 <sub>A</sub> = 00 °C                                  |       |     | +125      | V       |
| V <sub>(BO)</sub> | Breakover voltage                          | $dv/dt = 250 V/ms$ , $R_{SOURCE} = 300 \Omega$      |                                                         |       |     | -265      | V       |
| I <sub>(BO)</sub> | Breakover current                          | $dv/dt = 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega$ |                                                         | ±0.15 |     | ±0.6      | Α       |
| I <sub>H</sub>    | Holding current                            | $I_T = \pm 5 \text{ A}$ , di/dt = +/-30 mA/ms       |                                                         | ±0.15 |     | ±0.6      | Α       |
| dv/dt             | Critical rate of rise of off-state voltage | Linear voltage ramp, Maximum ramp value             | < 0.85V <sub>DRM</sub>                                  | ±5    |     |           | kV/μs   |
| I <sub>D</sub>    | Off-state current                          | $V_D = \pm 50 \text{ V}$                            | T <sub>A</sub> = 85 °C                                  |       |     | ±10       | $\mu$ A |
|                   |                                            |                                                     | V <sub>D</sub> = 98 V                                   |       | 25  | 30        |         |
|                   |                                            |                                                     | $V_D = 50 \text{ V}$                                    |       | 30  | 36        |         |
|                   |                                            |                                                     | $V_D = 10 \text{ V}$                                    |       | 45  | 54        |         |
|                   |                                            |                                                     | $V_D = 5 V$                                             |       | 52  | 62        |         |
|                   |                                            |                                                     | $V_D = 2 V$                                             |       | 60  | 72        |         |
|                   |                                            |                                                     | $V_D = 1 V$                                             |       | 65  | 79        |         |
| C <sub>off</sub>  | Off-state capacitance                      | f = 1 MHz, V <sub>d</sub> = 1 V rms, (see Note 7)   | $V_D = 0$                                               |       | 71  | 86        | pF      |
|                   |                                            |                                                     | $V_D = -1 V$                                            |       | 65  | 79        |         |
|                   |                                            |                                                     | $V_D = -2 V$                                            |       | 58  | 69        |         |
|                   |                                            |                                                     | $V_{D} = -5 \text{ V}$                                  |       | 48  | 57        |         |
|                   |                                            |                                                     | V <sub>D</sub> = -10 V                                  |       | 40  | 48        |         |
|                   |                                            |                                                     | V <sub>D</sub> = -50 V                                  |       | 26  | 31        |         |
|                   |                                            |                                                     | V <sub>D</sub> = -100 V                                 |       | 20  | 24        |         |

NOTE 7: To avoid possible voltage clipping, the TISP4A265H3BJ is tested with  $V_D = +98 \text{ V}$  in the positive polarity.

#### **Thermal Characteristics**

| Parameter                                                 | Test Conditions                                                                            | Min | Тур | Max | Unit                 |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|----------------------|
| R <sub>O.IA</sub> Junction to free air thermal resistance | EIA/JESD51-3 PCB, $I_T = I_{TSM(1000)}$ , $I_A = 25$ °C, (see Note 8)                      |     |     | 113 | °C/W                 |
| Tigga surface to the air thermal resistance               | 265 mm x 210 mm populated line card,<br>4-layer PCB, $I_T = I_{TSM(1000)}$ , $T_A = 25$ °C |     | 50  |     | <i>5</i> / <b>VV</b> |

NOTE 8: EIA/JESD51-2 environment and PCB has standard footprint dimensions connected with 5 A rated printed wiring track widths.

#### **Parameter Measurement Information**



Figure 1. Voltage-Current Characteristic for MT1 and MT2 Terminals All Measurements are Referenced to the MT1 Terminal

#### **Typical Characteristics**





#### **ON-STATE CURRENT**

# vs



# NORMALIZED BREAKOVER VOLTAGE



#### **NORMALIZED HOLDING CURRENT**



Figure 5.

JANUARY 2002 - REVISED JULY 2019

#### **Rating and Thermal Information**

#### **NON-REPETITIVE PEAK ON-STATE CURRENT**



#### **V**<sub>DRM</sub> **DERATING FACTOR**

# VS MINIMUM AMBIENT TEMPERATURE 1.00 0.99 0.98 0.96 0.95 0.94 0.93 -40 -35 -30 -25 -20 -15 -10 -5 0 5 10 15 20 25 T<sub>AMIN</sub> - Minimum Ambient Temperature - °C

#### Figure 7.

#### vs **AMBIENT TEMPERATURE** TC4HAA 700 600 BELLCORE 2/10 500 400 IEC 1.2/50, 8/20 mpulse Current - A 300 FCC 10/160 250 ITU-T 10/700 200 FCC 10/560 150 120 **BELLCORE 10/1000** 100 90 -40 -30 -20 -10 0 10 20 30 40 50 60 70 80 T<sub>A</sub> - Ambient Temperature - °C

**IMPULSE RATING** 

Figure 8.

JANUARY 2002 - REVISED JULY 2019

Specifications are subject to change without notice.

Users should verify actual device performance in their specific applications.

#### **Typical Circuits**



Figure 9. Integrated Voice Data (IVD) System with Typical Operating Voltage Levels Indicated

# TISP4A265H3BJ LCAS RLINE Protector

### **BOURNS**®

#### **MECHANICAL DATA**

#### **Recommended Printing Wiring Land Pattern Dimensions**



MDXX BID

#### **Device Symbolization Code**

Devices will be coded as below. Terminal 1 is indicated by an adjacent bar marked on the package body.

| Device        | Symbolization<br>Code |
|---------------|-----------------------|
| TISP4A265H3BJ | 4A265H                |

#### **Carrier Information**

For production quantities, the carrier will be embossed tape reel pack. Evaluation quantities may be shipped in bulk pack or embossed tape.

| Package | Carrier                 | Standard Quantity |
|---------|-------------------------|-------------------|
| SMB     | Embossed Tape Reel Pack | 3000              |

# **BOURNS**®

**Asia-Pacific:** Tel: +886-2 2562-4117 • Email: asiacus@bourns.com **Europe:** Tel: +36 88 885 877 • Email: eurocus@bourns.com

The Americas: Tel: +1-951 781-5500 • Email: americus@bourns.com

www.bourns.com

JANUARY 2002 - REVISED JULY 2019

"TISP" is a trademark of Bourns, Ltd., a Bourns Company, and is registered in the U.S. Patent and Trademark Office.

"Bourns" is a registered trademark of Bourns, Inc. in the U.S. and other countries.

Specifications are subject to change without notice.

Users should verify actual device performance in their specific applications.

The products described herein and this document are subject to specific legal disclaimers as set forth on the last page of this document, and at www.bourns.com/docs/legal/disclaimer.pdf.