# **TJA1021**

## ISO 17987/LIN 2.x/SAE J2602 transceiver

Rev. 9 — 10 February 2023

**Product data sheet** 

## 1 General description

The TJA1021 is the interface between the Local Interconnect Network (LIN) commander/responder protocol controller and the physical bus in a LIN. It is primarily intended for invehicle sub-networks using baud rates from 1 kBd up to 20 kBd (/20 and B variants) and is compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, SAE J2602 and ISO 17987-4:2016 (12 V). The TJA1021 is pin-to-pin compatible with the TJA1020 and MC33662(B).

The transmit data stream of the protocol controller at the transmit data input (TXD) is converted by the TJA1021 into a bus signal with optimized slew rate and wave shaping to minimize ElectroMagnetic Emission (EME). The LIN bus output pin is pulled HIGH via an internal termination resistor. For a commander application, an external resistor in series with a diode should be connected between pin INH or pin  $V_{BAT}$  and pin LIN. The receiver detects the data stream at the LIN bus input pin and transfers it via pin RXD to the microcontroller.

In Sleep mode, the power consumption of the TJA1021 is very low. In failure modes, the power consumption is reduced to a minimum.

#### 2 Features and benefits

#### 2.1 General

- LIN 2.x/ISO 17987-4:2016 (12 V)/SAE J2602 compliant
- Baud rate up to 20 kBd (/20 and B variants)
- Very low ElectroMagnetic Emission (EME)
- High ElectroMagnetic Immunity (EMI)
- · Passive behavior in unpowered state
- Input levels compatible with 3.3 V and 5 V devices
- Integrated termination resistor for LIN responder applications
- · Wake-up source recognition (local or remote)
- · K-line compatible
- Pin-to-pin compatible with TJA1020 and MC33662(B)
- · Available in SO8 and HVSON8 packages
- Leadless HVSON8 package (3.0 mm × 3.0 mm) with low thermal resistance supporting Automated Optical Inspection (AOI) capability

#### 2.2 Low power management

Very low current consumption in Sleep mode with local and remote wake-up



## ISO 17987/LIN 2.x/SAE J2602 transceiver

### 2.3 Protection mechanisms

- $\bullet$  High ESD robustness: ±6 kV according to IEC 61000-4-2 for pins LIN,  $V_{BAT}$  and WAKE N
- Transmit data (TXD) dominant time-out function
- Bus terminal and battery pin protected against transients in the automotive environment (ISO 7637)
- · Bus terminal short-circuit proof to battery and ground
- Thermally protected

## 3 Quick reference data

Table 1. Quick reference data

| Symbol           | Parameter                    | Conditions                                                                                                                                                                        | Min  | Тур | Max  | Unit |
|------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>BAT</sub> | battery supply voltage       | limiting value with respect to GND                                                                                                                                                | -0.3 | -   | +40  | V    |
| I <sub>BAT</sub> | battery supply current       | Sleep mode; $V_{LIN} = V_{BAT}$ ; $V_{WAKE\_N} = V_{BAT}$ ; $V_{TXD} = 0 \text{ V}$ ; $V_{SLP\_N} = 0 \text{ V}$                                                                  | 2    | 7   | 10   | μΑ   |
|                  |                              | Standby mode; bus recessive $V_{INH} = V_{BAT}; V_{LIN} = V_{BAT}; V_{WAKE\_N} = V_{BAT};$                                                                                        | 150  | 450 | 1000 | μA   |
|                  |                              | V <sub>TXD</sub> = 0 V; V <sub>SLP_N</sub> = 0 V                                                                                                                                  | 200  | 222 | 1000 |      |
|                  |                              | Standby mode; bus dominant $V_{BAT} = 12 \text{ V}; V_{INH} = 12 \text{ V}; V_{LIN} = 0 \text{ V};$ $V_{WAKE\_N} = 12 \text{ V}; V_{TXD} = 0 \text{ V}; V_{SLP\_N} = 0 \text{ V}$ | 300  | 800 | 1200 | μA   |
|                  |                              | Normal mode; bus recessive                                                                                                                                                        | 300  | 800 | 1600 | μΑ   |
|                  |                              | $V_{INH} = V_{BAT}$ ; $V_{LIN} = V_{BAT}$ ; $V_{WAKE\_N} = V_{BAT}$ ; $V_{TXD} = 5 \text{ V}$ ; $V_{SLP\_N} = 5 \text{ V}$                                                        |      |     |      |      |
|                  |                              | Normal mode; bus dominant  V <sub>BAT</sub> = 12 V; V <sub>INH</sub> = 12 V; V <sub>WAKE_N</sub> = 12 V;  V <sub>TXD</sub> = 0 V; V <sub>SLP_N</sub> = 5 V                        | 1    | 2   | 4    | mA   |
| V <sub>LIN</sub> | voltage on pin LIN           | limiting value with respect to GND, $V_{\text{BAT}}$ and $V_{\text{WAKE\_N}}$                                                                                                     | -40  | -   | +40  | V    |
| T <sub>vj</sub>  | virtual junction temperature | limiting value                                                                                                                                                                    | -40  | -   | +150 | °C   |

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 4 Ordering information

Table 2. Ordering information

| Type number <sup>[1]</sup>                               | Package |                                                                                                       |          |  |  |  |
|----------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------|----------|--|--|--|
|                                                          | Name    | Description                                                                                           | Version  |  |  |  |
| TJA1021T/10<br>TJA1021T/20<br>TJA1021AT<br>TJA1021BT     | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                             | SOT96-1  |  |  |  |
| TJA1021TK/10<br>TJA1021TK/20<br>TJA1021ATK<br>TJA1021BTK | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 × 3 × 0.85 mm | SOT782-1 |  |  |  |

<sup>[1]</sup> TJA1021T(K)/10 and TJA1021AT(K): low slope variants supporting baud rates up to 10.4 kBd (SAE J2602); TJA1021T(K)/20 and TJA1021BT(K): normal slope variants supporting baud rates up to 20 kBd.

## 5 Block diagram



ISO 17987/LIN 2.x/SAE J2602 transceiver

#### **Pinning information** 6

### 6.1 Pinning



## 6.2 Pin description

Table 3. Pin description

| Symbol           | Pin              | Type <sup>[1]</sup> | Description                                                                                                                 |
|------------------|------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| RXD              | 1                | 0                   | receive data output (open-drain); active LOW after a wake-up event                                                          |
| SLP_N            | 2                | I                   | sleep control input (active LOW); controls inhibit output; resets wake-<br>up source flag on TXD and wake-up request on RXD |
| WAKE_N           | 3                | I                   | local wake-up input (active LOW); negative edge triggered                                                                   |
| TXD              | 4                | I                   | transmit data input; active LOW output after a local wake-up event                                                          |
| GND              | 5 <sup>[2]</sup> | G                   | ground                                                                                                                      |
| LIN              | 6                | AIO                 | LIN bus line input/output                                                                                                   |
| V <sub>BAT</sub> | 7                | Р                   | battery supply voltage                                                                                                      |
| INH              | 8                | 0                   | battery related inhibit output for controlling an external voltage regulator; active HIGH after a wake-up event             |

I: digital input; O: digital output; AIO: analog input/output; P: power supply; G: ground.
HVSON8 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 7 Functional description

The TJA1021 is the interface between the LIN commander/responder protocol controller and the physical bus in a Local Interconnect Network (LIN). The TJA1021 is LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, SAE J2602 and ISO 17987-4:2016 (12 V) compliant and provides optimum ElectroMagnetic Compatibility (EMC) performance due to wave shaping of the LIN output.

The LIN physical layer is independent of higher OSI model layers (e.g., the LIN protocol). Consequently, nodes containing an ISO 17987-compliant physical layer can be combined, without restriction, with LIN physical layer nodes that comply with earlier revisions (LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3, LIN 2.0, LIN 2.1, LIN 2.2 and LIN 2.2A).

The TJA1021T(K)/20 and TJA1021B(K) are optimized for the maximum specified LIN transmission speed of 20 kBd; the TJA1021T(K)/10 and TJA1021AT(K) are optimized for the LIN transmission speed of 10.4 kBd as specified by the SAE J2602.

## 7.1 Operating modes

The TJA1021 supports modes for normal operation (Normal mode), power-up (Power-on mode) and very-low-power operation (Sleep mode). An intermediate wake-up mode between Sleep and Normal modes is also supported (Standby mode). Figure 3 shows the state diagram.

Table 4. Operating modes

| Mode                        | SLP_N | TXD (output)                                                                                | RXD                                       | INH      | Transmitter | Remarks                                                                                                                         |
|-----------------------------|-------|---------------------------------------------------------------------------------------------|-------------------------------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| Sleep mode                  | 0     | weak pull-down                                                                              | floating                                  | floating | off         | no wake-up request detected                                                                                                     |
| Standby <sup>[1]</sup> mode | 0     | weak pull-down if<br>remote wake-up;<br>strong pull-down if<br>local wake-up <sup>[2]</sup> | LOW <sup>[3]</sup>                        | HIGH     | off         | wake-up request<br>detected; in this mode<br>the microcontroller<br>can read the wake-<br>up source: remote or<br>local wake-up |
| Normal mode                 | 1     | HIGH: recessive state LOW: dominant state                                                   | HIGH: recessive state LOW: dominant state | HIGH     | Normal mode | [2][3][4]                                                                                                                       |
| Power-on mode               | 0     | weak pull-down                                                                              | floating                                  | HIGH     | off         | [5]                                                                                                                             |

<sup>[1]</sup> Standby mode is entered automatically upon any local or remote wake-up event during Sleep mode. Pin INH and the 30 kΩ termination resistor at pin LIN are switched on.

<sup>[2]</sup> The internal wake-up source flag (set if a local wake-up did occur and fed to pin TXD) will be reset after a positive edge on pin SLP\_N.

<sup>[3]</sup> The wake-up interrupt (on pin RXD) is released after a positive edge on pin SLP\_N.

<sup>[4]</sup> Normal mode is entered after a positive edge on SLP\_N. As long as TXD is LOW, the transmitter is off. In the event of a short-circuit to ground on pin TXD, the transmitter will be disabled.

<sup>[5]</sup> Power-on mode is entered after switching on VBAT.

#### ISO 17987/LIN 2.x/SAE J2602 transceiver



#### 7.2 Sleep mode

This mode is the most power-saving mode of the TJA1021. Despite its extreme low current consumption, the TJA1021 can still be woken up remotely via pin LIN, or woken up locally via pin WAKE\_N, or activated directly via pin SLP\_N. Filters at the inputs of the receiver (LIN), of pin WAKE\_N and of pin SLP\_N prevent unwanted wake-up events due to automotive transients or EMI. All wake-up events must be maintained for a certain time period ( $t_{wake(dom)LIN}$ ,  $t_{wake(dom)WAKE_N}$  and  $t_{qotonorm}$ ).

Sleep mode is initiated by a falling edge on pin SLP\_N in Normal mode. To enter Sleep mode successfully (INH becomes floating), the sleep command (pin SLP\_N = LOW) must be maintained for at least  $t_{gotosleep}$ .

In Sleep mode the internal responder termination between pins LIN and  $V_{BAT}$  is disabled to minimize the power dissipation in the event that pin LIN is short-circuited to ground. Only a weak pull-up between pins LIN and  $V_{BAT}$  is present.

Sleep mode can be activated independently from the actual level on pin LIN, pin TXD or pin WAKE\_N. This guarantees that the lowest power consumption is achievable even in case of a continuous dominant level on pin LIN or a continuous LOW on pin WAKE N.

When  $V_{BAT}$  drops below the power-on-reset threshold  $V_{th(POR)L}$ , the TJA1021 enters Sleep mode.

ISO 17987/LIN 2.x/SAE J2602 transceiver

### 7.3 Standby mode

Standby mode is entered automatically whenever a local or remote wake-up occurs while the TJA1021 is in Sleep mode. These wake-up events activate pin INH and enable the responder termination resistor at the pin LIN. As a result of the HIGH condition on pin INH the voltage regulator and the microcontroller can be activated.

Standby mode is signalled by a LOW-level on pin RXD which can be used as an interrupt for the microcontroller.

In Standby mode (pin SLP\_N is still LOW), the condition of pin TXD (weak pull-down or strong pull-down) indicates the wake-up source: weak pull-down for a remote wake-up request and strong pull-down for a local wake-up request.

Setting pin SLP N HIGH during Standby mode results in the following events:

- An immediate reset of the wake-up source flag; thus releasing the possible strong pulldown at pin TXD before the actual mode change (after t<sub>gotonorm</sub>) is performed
- A change into Normal mode if the HIGH level on pin SLP\_N has been maintained for a certain time period (t<sub>gotonorm</sub>)
- · An immediate reset of the wake-up request signal on pin RXD

#### 7.4 Normal mode

In Normal mode the TJA1021 is able to transmit and receive data via the LIN bus line. The receiver detects the data stream at the LIN bus input pin and transfers it via pin RXD to the microcontroller (see Figure 1): HIGH at a recessive level and LOW at a dominant level on the bus. The receiver has a supply-voltage related threshold with hysteresis and an integrated filter to suppress bus line noise. The transmit data stream of the protocol controller at the TXD input is converted by the transmitter into a bus signal with optimized slew rate and wave shaping to minimize EME. The LIN bus output pin is pulled HIGH via an internal responder termination resistor. For a commander application an external resistor in series with a diode should be connected between pin INH or  $V_{\rm BAT}$  on one side and pin LIN on the other side (see Figure 7).

When in Sleep, Standby or Power-up mode, the TJA1021 enters Normal mode whenever a HIGH level on pin SLP\_N is maintained for a time of at least  $t_{gotonorm}$ . The LIN transmit and receive functions are enabled after an initialization time,  $t_{init(norm)}$ .

The TJA1021 switches to Sleep mode in case of a LOW-level on pin SLP\_N, maintained for a time of at least  $t_{aotosleep}$ .

#### 7.5 Wake-up

When  $V_{BAT}$  exceeds the power-on-reset threshold voltage  $V_{th(POR)H}$ , the TJA1021 enters Power-on mode. Though the TJA1021 is powered-up and INH is HIGH, both the transmitter and receiver are still inactive. If SLP\_N = 1 for t >  $t_{gotonorm}$ , the TJA1021 enters Normal mode.

There are three ways to wake-up a TJA1021 which is in Sleep mode:

- 1. Remote wake-up via a dominant bus state of at least  $t_{wake(dom)LIN}$
- 2. Local wake-up via a negative edge at pin WAKE N
- 3. Mode change (pin SLP N is HIGH) from Sleep mode to Normal mode

TJA1021

ISO 17987/LIN 2.x/SAE J2602 transceiver

### 7.6 Remote and local wake-up

A falling edge at pin LIN followed by a LOW level maintained for a certain time period  $(t_{wake(dom)LIN})$  and a rising edge at pin LIN respectively (see <u>Figure 4</u>) results in a remote wake-up. It should be noted that the time period  $t_{wake(dom)LIN}$  is measured either in Normal mode while TXD is HIGH, or in Sleep mode irrespective of the status of pin TXD.

A falling edge at pin WAKE\_N followed by a LOW level maintained for a certain time period ( $t_{wake(dom)WAKE_N}$ ) results in a local wake-up. The pin WAKE\_N provides an internal pull-up towards pin  $V_{BAT}$ . In order to prevent EMI issues, it is recommended to connect an unused pin WAKE\_N to pin  $V_{BAT}$ .

After a local or remote wake-up, pin INH is activated (it goes HIGH) and the internal responder termination resistor is switched on. The wake-up request is indicated by a LOW active wake-up request signal on pin RXD to interrupt the microcontroller.



#### 7.7 Wake-up via mode transition

It is also possible to set pin INH HIGH with a mode transition towards Normal mode via pin SLP N. This is useful for applications with a continuously powered microcontroller.

#### 7.8 Wake-up source recognition

The TJA1021 can distinguish between a local wake-up request on pin WAKE\_N and a remote wake-up request via a dominant bus state. 'A local wake-up request sets the wake-up source flag. The wake-up source can be read on pin TXD in the Standby mode. If an external pull-up resistor on pin TXD to the power supply voltage of the microcontroller has been added, a HIGH level indicates a remote wake-up request (weak pull-down at pin TXD) and a LOW level indicates a local wake-up request (strong pull-down at pin TXD; much stronger than the external pull-up resistor).

The wake-up request flag (signalled on pin RXD) as well as the wake-up source flag (signalled on pin TXD) are reset immediately after the microcontroller sets pin SLP\_N HIGH.

#### 7.9 TXD dominant time-out function

A TXD dominant time-out timer circuit prevents the bus line from being driven to a permanent dominant state (blocking all network communication) if pin TXD is forced permanently LOW by a hardware and/or software application failure. The timer is triggered by a negative edge on pin TXD. If the duration of the LOW-level on pin TXD

#### ISO 17987/LIN 2.x/SAE J2602 transceiver

exceeds the internal timer value ( $t_{to(dom)TXD}$ ), the transmitter is disabled, driving the bus line into a recessive state. The timer is reset by a positive edge on pin TXD.

#### 7.10 Fail-safe features

Pin TXD provides a pull-down to GND in order to force a predefined level on input pin TXD in case the pin TXD is unsupplied.

Pin SLP\_N provides a pull-down to GND in order to force the transceiver into Sleep mode in case the pin SLP N is unsupplied.

Pin RXD is set floating in case of lost power supply on pin  $V_{BAT}$ .

The current of the transmitter output stage is limited in order to protect the transmitter against short circuit to pins  $V_{BAT}$  or GND.

A loss of power (pins  $V_{BAT}$  and GND) has no impact on the bus line and the microcontroller. There are no reverse currents from the bus. The LIN transceiver can be disconnected from the power supply without influencing the LIN bus.

The output driver at pin LIN is protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature  $T_{j(sd)}$ , the thermal protection circuit disables the output driver. The driver is enabled again when the junction temperature has dropped below  $T_{i(sd)}$  and a recessive level is present at pin TXD.

If  $V_{BAT}$  drops below  $V_{th(VBATL)L}$ , a protection circuit disables the output driver. The driver is enabled again when  $V_{BAT} > V_{th(VBATL)H}$  and a recessive level is present at pin TXD.

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 8 Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to ground; positive currents flow into the IC.

| Symbol              | Parameter                             | Conditions                                                                                                  |     | Min  | Max                   | Unit |
|---------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----------------------|------|
| V <sub>BAT</sub>    | battery supply voltage <sup>[1]</sup> | with respect to GND                                                                                         |     | -0.3 | +40                   | V    |
| $V_{TXD}$           | voltage on pin TXD <sup>[1]</sup>     | I <sub>TXD</sub> no limitation                                                                              |     | -0.3 | +6                    | V    |
|                     |                                       | I <sub>TXD</sub> < 500 μA                                                                                   |     | -0.3 | +7                    | V    |
| V <sub>RXD</sub>    | voltage on pin RXD <sup>[1]</sup>     | I <sub>RXD</sub> no limitation                                                                              |     | -0.3 | +6                    | V    |
|                     |                                       | I <sub>RXD</sub> < 500 μA                                                                                   |     | -0.3 | +7                    | V    |
| V <sub>SLP_N</sub>  | voltage on pin SLP_N <sup>[1]</sup>   | I <sub>SLP_N</sub> no limitation                                                                            |     | -0.3 | +6                    | V    |
|                     |                                       | I <sub>SLP_N</sub> < 500 μA                                                                                 |     | -0.3 | +7                    | V    |
| $V_{LIN}$           | voltage on pin LIN <sup>[1]</sup>     | with respect to GND, V <sub>BAT</sub> and V <sub>WAKE_N</sub>                                               |     | -40  | +40                   | V    |
| V <sub>WAKE_N</sub> | voltage on pin WAKE_N <sup>[1]</sup>  |                                                                                                             |     | -0.3 | +40                   | V    |
| I <sub>WAKE_N</sub> | current on pin WAKE_N                 | only relevant if $V_{WAKE\_N} < V_{GND}$ - 0.3 current will flow into pin GND                               |     | -15  | -                     | mA   |
| V <sub>INH</sub>    | voltage on pin INH <sup>[1]</sup>     |                                                                                                             |     | -0.3 | V <sub>BAT</sub> +0.3 | V    |
| I <sub>O(INH)</sub> | output current on pin INH             |                                                                                                             |     | -50  | +15                   | mA   |
| V <sub>trt</sub>    | transient voltage                     | on pin V <sub>BAT</sub> via reverse polarity diode/<br>capacitor; on pin LIN via 1 nF coupling<br>capacitor | [2] |      |                       |      |
|                     |                                       | pulse 1                                                                                                     |     | -100 | -                     | V    |
|                     |                                       | pulse 2a                                                                                                    |     | -    | 75                    | V    |
|                     |                                       | pulse 3a                                                                                                    |     | -150 | -                     | V    |
|                     |                                       | pulse 3b                                                                                                    |     | -    | 100                   | V    |
| V <sub>ESD</sub>    | electrostatic discharge voltage       | IEC 61000-4-2 (150 pF, 330 Ω discharge circuit)                                                             | [3] |      |                       |      |
|                     |                                       | on pins WAKE_N, LIN and V <sub>BAT</sub>                                                                    |     | -6   | +6                    | kV   |
|                     |                                       | Human Body Model (HBM)                                                                                      |     |      |                       |      |
|                     |                                       | on any pin                                                                                                  | [4] | -2   | +2                    | kV   |
|                     |                                       | on pins WAKE_N, LIN, V <sub>BAT</sub> and INH                                                               | [5] | -8   | -8                    | kV   |
|                     |                                       | Machine Model (MM); 200 pF, 0.75 μH, 10 Ω                                                                   | [6] |      |                       |      |
|                     |                                       | on any pin                                                                                                  |     | -200 | +200                  | V    |
|                     |                                       | Charged Device Model (CDM)                                                                                  | [7] |      |                       |      |
|                     |                                       | on any pin                                                                                                  |     | -750 | +750                  | V    |
| T <sub>vj</sub>     | virtual junction temperature          |                                                                                                             | [8] | -40  | +150                  | °C   |
| T <sub>stg</sub>    | storage temperature                   |                                                                                                             | [9] | -55  | +150                  | °C   |

<sup>[1]</sup> The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

TJA1021

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> Verified by an external test house according to LIN Conformance Test Specification Package for LIN 2.1; parameters for standard pulses defined in ISO 7637.

#### ISO 17987/LIN 2.x/SAE J2602 transceiver

- [3] Verified by an external test house according to LIN Conformance Test Specification Package for LIN 2.1.
- [4] According to AEC-Q100-002.
- [5] Pins stressed to reference group containing all ground and supply pins, emulating the application circuit (Figure 7). HBM pulse as specified in AEC-Q100-002 used.
- [6] According to AEC-Q100-003.
- [7] According to AEC-Q100-011.
- In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature  $(T_{amb})$ .
- [9] T<sub>sta</sub> in application according to IEC61360-4. For component transport and storage conditions, see instead IEC61760-2.

### 9 Thermal characteristics

Table 6. Thermal characteristics

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol                | Parameter                                        | Conditions <sup>[1]</sup>   | Тур | Unit |
|-----------------------|--------------------------------------------------|-----------------------------|-----|------|
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambient      | SO8 package; in free air    | 93  | K/W  |
|                       |                                                  | HVSON8 package; in free air | 54  | K/W  |
| R <sub>th(j-c)</sub>  | thermal resistance from junction to case         | HVSON8 package; in free air | 15  | K/W  |
| $\Psi_{j\text{-top}}$ | thermal characterization parameter from junction | SO8 package; in free air    | 13  | K/W  |
|                       | to top of package                                | HVSON8 package; in free air | 7   | K/W  |

<sup>[1]</sup> According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 μm).

### 10 Static characteristics

### Table 7. Static characteristics

 $V_{BAT}$  = 5.5 V to 27 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-VBAT)}$  = 500  $\Omega$ ; typical values are given at  $V_{BAT}$  = 12 V unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the IC. [1]

| Symbol           | Parameter              | Conditions                                                                                                                                                                           | Min | Тур | Max  | Unit |
|------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Supply           |                        |                                                                                                                                                                                      | ,   | '   | ,    |      |
| I <sub>BAT</sub> | battery supply current | Sleep mode; $V_{LIN} = V_{BAT}$ ; $V_{WAKE\_N} = V_{BAT}$ ; $V_{TXD} = 0$ V; $V_{SLP\_N} = 0$ V                                                                                      | 2   | 7   | 10   | μΑ   |
|                  |                        | Standby mode; bus recessive; $V_{INH} = V_{BAT}$ ; $V_{LIN} = V_{BAT}$ ; $V_{WAKE\_N} = V_{BAT}$ ; $V_{TXD} = 0$ V; $V_{SLP\_N} = 0$ V                                               | 150 | 450 | 1000 | μΑ   |
|                  |                        | Standby mode; bus dominant  V <sub>BAT</sub> = 12 V; V <sub>INH</sub> = 12 V;  V <sub>LIN</sub> = 0 V; V <sub>WAKE_N</sub> = 12 V;  V <sub>TXD</sub> = 0 V; V <sub>SLP_N</sub> = 0 V | 300 | 800 | 1200 | μΑ   |
|                  |                        | Normal mode; bus recessive $V_{INH} = V_{BAT}$ ; $V_{LIN} = V_{BAT}$ ; $V_{WAKE\_N} = V_{BAT}$ ; $V_{TXD} = 5 V$ ; $V_{SLP\_N} = 5 V$                                                | 300 | 800 | 1600 | μА   |
|                  |                        | Normal mode; bus dominant $V_{BAT} = 12 \text{ V}$ ; $V_{INH} = 12 \text{ V}$ ; $V_{WAKE\_N} = 12 \text{ V}$ ; $V_{TXD} = 0 \text{ V}$ ; $V_{SLP\_N} = 5 \text{ V}$                  | 1   | 2   | 4    | mA   |

TJA1021

All information provided in this document is subject to legal disclaimers.

### ISO 17987/LIN 2.x/SAE J2602 transceiver

Table 7. Static characteristics...continued

 $V_{BAT}$  = 5.5 V to 27 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-VBAT)}$  = 500  $\Omega$ ; typical values are given at  $V_{BAT}$  = 12 V unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the IC. [1]

| Symbol                  | Parameter                                         | Conditions                                                                                                                    | Min                  | Тур | Max                    | Unit |
|-------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|------------------------|------|
| Power-on re             | eset                                              |                                                                                                                               | ,                    |     |                        |      |
| $V_{th(POR)L}$          | LOW-level power-on reset threshold voltage        | power-on reset                                                                                                                | 1.6                  | 3.1 | 3.9                    | V    |
| $V_{th(POR)H}$          | HIGH-level power-on reset threshold voltage       |                                                                                                                               | 2.3                  | 3.4 | 4.3                    | V    |
| V <sub>hys(POR)</sub>   | power-on reset hysteresis voltage                 |                                                                                                                               | 0.05                 | 0.3 | 1                      | V    |
| V <sub>th(VBATL)L</sub> | LOW-level V <sub>BAT</sub> LOW threshold voltage  |                                                                                                                               | 3.9                  | 4.4 | 4.7                    | V    |
| $V_{th(VBATL)H}$        | HIGH-level V <sub>BAT</sub> LOW threshold voltage |                                                                                                                               | 4.2                  | 4.7 | 4.9                    | V    |
| $V_{hys(VBATL)}$        | V <sub>BAT</sub> LOW hysteresis voltage           |                                                                                                                               | 0.05                 | 0.3 | 1                      | V    |
| Pin TXD                 |                                                   |                                                                                                                               | ,                    | '   | ,                      |      |
| V <sub>IH</sub>         | HIGH-level input voltage                          |                                                                                                                               | 2                    | -   | 7                      | V    |
| V <sub>IL</sub>         | LOW-level input voltage                           |                                                                                                                               | -0.3                 | -   | +0.8                   | V    |
| V <sub>hys</sub>        | hysteresis voltage                                |                                                                                                                               | 50                   | 200 | 400                    | mV   |
| R <sub>PD(TXD)</sub>    | pull-down resistance on pin<br>TXD                | V <sub>TXD</sub> = 5 V                                                                                                        | 140                  | 500 | 1200                   | kΩ   |
| I <sub>IL</sub>         | LOW-level input current                           | V <sub>TXD</sub> = 0 V                                                                                                        | -5                   | -   | +5                     | μΑ   |
| I <sub>OL</sub>         | LOW-level output current                          | local wake-up request Standby mode; V <sub>WAKE_N</sub> = 0 V; V <sub>LIN</sub> = V <sub>BAT</sub> ; V <sub>TXD</sub> = 0.4 V | 1.5                  | -   | -                      | mA   |
| Pin SLP_N               |                                                   |                                                                                                                               |                      | '   |                        |      |
| V <sub>IH</sub>         | HIGH-level input voltage                          |                                                                                                                               | 2                    | -   | 7                      | V    |
| V <sub>IL</sub>         | LOW-level input voltage                           |                                                                                                                               | -0.3                 | -   | +0.8                   | V    |
| V <sub>hys</sub>        | hysteresis voltage                                |                                                                                                                               | 50                   | 200 | 400                    | mV   |
| R <sub>PD(SLP_N)</sub>  | pull-down resistance on pin<br>SLP_N              | V <sub>SLP_N</sub> = 5 V                                                                                                      | 140                  | 500 | 1200                   | kΩ   |
| I <sub>IL</sub>         | LOW-level input current                           | V <sub>SLP_N</sub> = 0 V                                                                                                      | -5                   | 0   | +5                     | μA   |
| Pin RXD (op             | pen-drain)                                        |                                                                                                                               | <u> </u>             |     | ·                      |      |
| I <sub>OL</sub>         | LOW-level output current                          | Normal mode V <sub>LIN</sub> = 0 V;<br>V <sub>RXD</sub> = 0.4 V                                                               | 1.5                  | -   | -                      | mA   |
| I <sub>LH</sub>         | HIGH-level leakage current                        | Normal mode V <sub>LIN</sub> = V <sub>BAT</sub> ;<br>V <sub>RXD</sub> = 5 V                                                   | -5                   | 0   | +5                     | μΑ   |
| Pin WAKE_I              | N                                                 |                                                                                                                               | ,                    | '   | ,                      |      |
| V <sub>IH</sub>         | HIGH-level input voltage                          |                                                                                                                               | V <sub>BAT</sub> - 1 | -   | V <sub>BAT</sub> + 0.3 | V    |
| V <sub>IL</sub>         | LOW-level input voltage                           |                                                                                                                               | -0.3                 | -   | V <sub>BAT</sub> - 3.3 | V    |
| I <sub>pu(L)</sub>      | LOW-level pull-up current                         | V <sub>WAKE N</sub> = 0 V                                                                                                     | -30                  | -12 | -1                     | μA   |

TJA102

Product data sheet

All information provided in this document is subject to legal disclaimers.

### ISO 17987/LIN 2.x/SAE J2602 transceiver

Table 7. Static characteristics...continued

 $V_{BAT}$  = 5.5 V to 27 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-VBAT)}$  = 500  $\Omega$ ; typical values are given at  $V_{BAT}$  = 12 V unless otherwise specified; all voltages are defined with respect to ground; positive currents flow into the IC. [1]

| Symbol                    | Parameter                                                                | Conditions                                                                                        | Min                   | Тур                 | Max                   | Unit |
|---------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----------------------|------|
| I <sub>LH</sub>           | HIGH-level leakage current                                               | V <sub>WAKE_N</sub> = 27 V; V <sub>BAT</sub> = 27 V                                               | -5                    | 0                   | +5                    | μA   |
| Pin INH                   |                                                                          |                                                                                                   |                       |                     |                       |      |
| R <sub>sw(VBAT-INH)</sub> | switch-on resistance<br>between pins V <sub>BAT</sub> and INH            | Standby; Normal and Power-<br>on modes; I <sub>INH</sub> = -15 mA;<br>V <sub>BAT</sub> = 12 V     | -                     | 20                  | 50                    | Ω    |
| I <sub>LH</sub>           | HIGH-level leakage current                                               | Sleep mode<br>V <sub>INH</sub> = 27 V; V <sub>BAT</sub> = 27 V                                    | -5                    | 0                   | +5                    | μА   |
| Pin LIN                   | '                                                                        |                                                                                                   |                       | '                   | 1                     | 1    |
| I <sub>BUS_LIM</sub>      | current limitation for driver dominant state                             | V <sub>BAT</sub> = 18 V; V <sub>LIN</sub> = 18 V;<br>V <sub>TXD</sub> = 0 V                       | 40                    | -                   | 100                   | mA   |
| R <sub>pu</sub>           | pull-up resistance                                                       | Sleep mode; V <sub>SLP_N</sub> = 0 V                                                              | 50                    | 160                 | 250                   | kΩ   |
| I <sub>BUS_PAS_rec</sub>  | receiver recessive input<br>leakage current                              | V <sub>LIN</sub> = 27 V; V <sub>BAT</sub> = 5.5 V;<br>V <sub>TXD</sub> = 5 V                      | -                     | -                   | 1                     | μΑ   |
| I <sub>BUS_PAS_dom</sub>  | receiver dominant input<br>leakage current including<br>pull-up resistor | Normal mode; $V_{TXD} = 5 V$ ;<br>$V_{LIN} = 0 V$ ; $V_{BAT} = 12 V$                              | -600                  | -                   | -                     | μΑ   |
| V <sub>SerDiode</sub>     | voltage drop at the serial diode                                         | in pull-up path with R <sub>res</sub> ; [2] I <sub>SerDiode</sub> = 10 µA                         | 0.4                   | -                   | 1.0                   | V    |
| I <sub>BUS_NO_GND</sub>   | loss-of-ground bus current                                               | V <sub>BAT</sub> = 27 V; V <sub>LIN</sub> = 0 V                                                   | -750                  | -                   | +10                   | μA   |
| I <sub>BUS_NO_BAT</sub>   | loss-of-battery bus current                                              | V <sub>BAT</sub> = 0 V; V <sub>LIN</sub> = 27 V                                                   | -                     | -                   | 1                     | μA   |
| $V_{BUSdom}$              | receiver dominant state                                                  |                                                                                                   | -                     | -                   | 0.4V <sub>BAT</sub>   | V    |
| V <sub>BUSrec</sub>       | receiver recessive state                                                 |                                                                                                   | 0.6V <sub>BAT</sub>   | -                   | -                     | V    |
| V <sub>BUS_CNT</sub>      | receiver center voltage                                                  | V <sub>BUS_CNT</sub> = (V <sub>BUSrec</sub> + V <sub>BUSdom</sub> ) / 2                           | 0.475V <sub>BAT</sub> | 0.5V <sub>BAT</sub> | 0.525V <sub>BAT</sub> | V    |
| V <sub>HYS</sub>          | receiver hysteresis voltage                                              | V <sub>HYS</sub> = V <sub>BUSrec</sub> - V <sub>BUSdom</sub>                                      | -                     | -                   | 0.175V <sub>BAT</sub> | V    |
| R <sub>res</sub>          | responder resistance                                                     | connected between pins LIN and V <sub>BAT</sub> ; V <sub>LIN</sub> = 0 V; V <sub>BAT</sub> = 12 V | 20                    | 30                  | 47                    | kΩ   |
| C <sub>LIN</sub>          | capacitance on pin LIN                                                   | [2]                                                                                               | -                     | -                   | 30                    | pF   |
| $V_{o(dom)}$              | dominant output voltage                                                  | Normal mode; V <sub>TXD</sub> = 0 V;<br>V <sub>BAT</sub> = 7.0 V                                  | -                     | -                   | 1.4                   | V    |
|                           |                                                                          | Normal mode; V <sub>TXD</sub> = 0 V;<br>V <sub>BAT</sub> = 18 V                                   | -                     | -                   | 2.0                   | V    |
| Thermal shut              | tdown                                                                    |                                                                                                   |                       |                     | •                     |      |
| T <sub>j(sd)</sub>        | shutdown junction temperature                                            | [2]                                                                                               | 150                   | 175                 | 200                   | °C   |

All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

Not tested in production; guaranteed by design.

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 11 Dynamic characteristics

Table 8. Dynamic characteristics

 $V_{BAT}$  = 5.5 V to 18 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-VBAT)}$  = 500  $\Omega$ ; typical values are given at  $V_{BAT}$  = 12 V, see <u>Figure 6</u>, unless otherwise specified; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                     | Parameter                              | Conditions                                                                                                                                                                             |              | Min   | Тур | Max   | Uni |
|----------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|-----|-------|-----|
| Duty cycles                |                                        |                                                                                                                                                                                        |              |       |     |       |     |
| δ1                         | duty cycle 1                           | $ \begin{aligned} & V_{th(rec)(max)} = 0.744 \times V_{BAT}; \\ & V_{th(dom)(max)} = 0.581 \times V_{BAT}; \\ & t_{bit} = 50 \ \mu s; \ V_{BAT} = 7 \ V \ to \ 18 \ V \end{aligned} $  | [2][3][4][5] | 0.396 | -   | -     |     |
|                            |                                        | $\begin{aligned} & V_{th(rec)(max)} = 0.76 \times V_{BAT}; \\ & V_{th(dom)(max)} = 0.593 \times V_{BAT}; \\ & t_{bit} = 50 \ \mu s; \ V_{BAT} = 5.5 \ V \ to \ 7.0 \ V \end{aligned}$  | [2][3][4][5] | 0.396 | -   | -     |     |
| δ2                         | duty cycle 2                           | $\begin{aligned} & V_{th(rec)(min)} = 0.422 \times V_{BAT}; \\ & V_{th(dom)(min)} = 0.284 \times V_{BAT}; \\ & t_{bit} = 50 \ \mu s; \ V_{BAT} = 7.6 \ V \ to \ 18 \ V \end{aligned}$  | [2][4][6][5] | -     | -   | 0.581 |     |
|                            |                                        | $\begin{aligned} & V_{th(rec)(min)} = 0.41 \times V_{BAT}; \\ & V_{th(dom)(min)} = 0.275 \times V_{BAT}; \\ & t_{bit} = 50 \ \mu s; \ V_{BAT} = 6.1 \ V \ to \ 7.6 \ V \end{aligned}$  | [2][4][6][5] |       | -   | 0.581 |     |
| δ3                         | duty cycle 3                           | $\begin{aligned} & V_{th(rec)(max)} = 0.778 \times V_{BAT}; \\ & V_{th(dom)(max)} = 0.616 \times V_{BAT}; \\ & t_{bit} = 96 \ \mu s; \ V_{BAT} = 7 \ V \ to \ 18 \ V \end{aligned}$    |              | 0.417 | -   | -     |     |
|                            |                                        |                                                                                                                                                                                        | [3][4][5]    | 0.417 | -   | -     |     |
| δ4                         | duty cycle 4                           | $\begin{aligned} &V_{th(rec)(min)} = 0.389 \times V_{BAT}; \\ &V_{th(dom)(min)} = 0.251 \times V_{BAT}; \\ &t_{bit} = 96 \ \mu s; \ V_{BAT} = 7.6 \ V \ to \ 18 \ V \end{aligned}$     | [4][6][5]    | -     | -   | 0.590 |     |
|                            |                                        | $\begin{aligned} & V_{th(rec)(min)} = 0.378 \times V_{BAT}; \\ & V_{th(dom)(min)} = 0.242 \times V_{BAT}; \\ & t_{bit} = 96 \ \mu s; \ V_{BAT} = 6.1 \ V \ to \ 7.6 \ V \end{aligned}$ | [4][6][5]    | -     | -   | 0.590 |     |
| Timing charac              | eteristics                             |                                                                                                                                                                                        |              |       | •   |       |     |
| t <sub>f</sub>             | fall time                              |                                                                                                                                                                                        | [2][4]       | -     | -   | 22.5  | μs  |
| t <sub>r</sub>             | rise time                              |                                                                                                                                                                                        | [2][4]       | -     | -   | 22.5  | μs  |
| $\Delta t_{(r-f)}$         | difference between rise and fall time  | V <sub>BAT</sub> = 7.3 V                                                                                                                                                               | [2][4]       | -5    | -   | +5    | μs  |
| t <sub>tx_pd</sub>         | transmitter propagation delay          | rising and falling                                                                                                                                                                     | [2]          | -     | -   | 6     | μs  |
| t <sub>tx_sym</sub>        | transmitter propagation delay symmetry | [2]                                                                                                                                                                                    |              | -2.5  | -   | +2.5  | μs  |
| t <sub>rx_pd</sub>         | receiver propagation delay             | rising and falling                                                                                                                                                                     | [7]          |       | -   | 6     | μs  |
| t <sub>rx_sym</sub>        | receiver propagation delay symmetry    |                                                                                                                                                                                        | [7]          | -2    | -   | +2    | μs  |
| t <sub>wake(dom)</sub> LIN | LIN dominant wake-up time              | Sleep mode                                                                                                                                                                             | [8]          | 30    | 80  | 150   | μs  |

#### ISO 17987/LIN 2.x/SAE J2602 transceiver

Table 8. Dynamic characteristics...continued

 $V_{BAT}$  = 5.5 V to 18 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-VBAT)}$  = 500  $\Omega$ ; typical values are given at  $V_{BAT}$  = 12 V, see <u>Figure 6</u>, unless otherwise specified; all voltages are defined with respect to ground. [1]

| Symbol                       | Parameter                           | Conditions                                                                            |      | Min | Тур | Max | Unit |
|------------------------------|-------------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|-----|------|
| t <sub>wake(dom)WAKE_N</sub> | dominant wake-up time on pin WAKE_N | Sleep modec                                                                           | [9]  | 7   | 30  | 50  | μs   |
| tgotonorm                    | go to normal time                   | time period for mode change from<br>Sleep, Power-on or Standby mode to<br>Normal mode | [10] | 2   | 5   | 10  | μs   |
| t <sub>init(norm)</sub>      | normal mode initialization time     |                                                                                       | [11] | 5   | -   | 20  | μs   |
| tgotosleep                   | go to sleep time                    | time period for mode change from<br>Normal mode to Sleep mode                         | [10] |     | 5   | 10  | μs   |
| $t_{to(dom)TXD}$             | TXD dominant time-out time          | $V_{TXD} = 0 V$                                                                       | [12] | 27  | 55  | 90  | ms   |

- [1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.
- [2] Not applicable for the /10 or A variants of the TJA1021.
- $\delta 1$ ,  $\delta 3 = \frac{t_{bus(rec)(min)}}{2xt_{head}}$ . Variable  $t_{bus(rec)(min)}$  is illustrated in the LIN timing diagram in Figure 6. [3]  $2 \times t_{bit}$
- Bus load conditions are:  $C_{BUS}$  = 1 nF and  $R_{BUS}$  = 1 k $\Omega$ ;  $C_{BUS}$  = 6.8 nF and  $R_{BUS}$  = 660  $\Omega$ ;  $C_{BUS}$  = 10 nF and  $R_{BUS}$  = 500  $\Omega$ . [4]
- For V<sub>BAT</sub> > 18 V the LIN transmitter might be suppressed. If TXD is HIGH then the LIN transmitter output is recessive. [5]
- [6] t<sub>bus(rec)(max)</sub> Variable t<sub>bus(rec)(max)</sub> is illustrated in the LIN timing diagram in <u>Figure 6</u>.  $\frac{1}{2 \times t_{bit}}$
- Load condition pin RXD:  $C_{RXD} = 20$  pF and  $R_{RXD} = 2.4$  k $\Omega$ . [7]
- Losa Condition (First Condition (First Condition) (First Condition [8]
- [9] will not trigger a wake-up event.
- Mode change is guaranteed to have been completed after  $t_{max}$  and will not be completed before  $t_{min}$ .
- LIN transmit and receive functions are guaranteed to have been enabled after t<sub>max</sub> and will not be enabled before t<sub>min</sub>.
- Time-out is guaranteed to have been triggered after t<sub>max</sub> and will not be triggered before t<sub>min-</sub>



ISO 17987/LIN 2.x/SAE J2602 transceiver



## 12 Application information

The minimum external circuitry needed with the TJA1021 is shown in <u>Figure 7</u>. See the Application Hints (<u>Section 12.1</u>) for further information about external components and PCB layout requirements.



TJA1021

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 12.1 Application hints

Further information on the application of the TJA1021 can be found in NXP application hints *AH1103 Application Hints - LIN transceiver TJA1021/TJA1022/TJA1024/TJA1027/TJA1029*.

## 13 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 14 Package outline



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |        | REFER  | ENCES | EUROPEAN   | ISSUE DATE                      |  |
|---------|--------|--------|-------|------------|---------------------------------|--|
| VERSION | IEC    | JEDEC  | JEITA | PROJECTION | ISSUE DATE                      |  |
| SOT96-1 | 076E03 | MS-012 |       |            | <del>99-12-27</del><br>03-02-18 |  |

Figure 8. Package outline SOT96-1 (SO8)

TJA1021

All information provided in this document is subject to legal disclaimers.

ISO 17987/LIN 2.x/SAE J2602 transceiver



ISO 17987/LIN 2.x/SAE J2602 transceiver

## 15 Handling information

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

#### ISO 17987/LIN 2.x/SAE J2602 transceiver

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 10</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board
  is heated to the peak temperature) and cooling down. It is imperative that the peak
  temperature is high enough for the solder to make reliable solder joints (a solder
  paste characteristic). In addition, the peak temperature must be low enough that the
  packages and/or boards are not damaged. The peak temperature of the package
  depends on package thickness and volume and is classified in accordance with Table 9
  and Table 10

Table 9. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 10. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm³)                    |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 10</u>.

### ISO 17987/LIN 2.x/SAE J2602 transceiver



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 17 Revision history

Table 11. Revision history

| Document ID    | Release date                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Data sheet status      | Change notice | Supersedes  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|-------------|
| TJA1021 v.9    | 20230210                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     |               | TJA1021 v.8 |
| Modifications: | <ul> <li>Added variants TJA1021AT(K) and TJA1021BT(K)</li> <li>'master/slave' replaced by 'commander/responder' throughout document</li> <li>Table 3: added pin type column</li> <li>Table 5: format and footnotes revised; V<sub>trt</sub>, transient voltage specification, added</li> <li>Table 6: parameter definitions and specifications updated</li> <li>Table 8: footnotes added</li> <li>Section 12: introductory paragraph added</li> <li>Section 12.1: added</li> <li>Section 13: updated</li> <li>Section 18: legal information updated</li> </ul> |                        |               |             |
| TJA1021 v.8    | 20181218                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     | -             | TJA1021 v.7 |
| TJA1021 v.7    | 20110325                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     | -             | TJA1021 v.6 |
| TJA1021 v.6    | 20101230                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     | -             | TJA1021 v.5 |
| TJA1021 v.5    | 20091022                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     | -             | TJA1021 v.4 |
| TJA1021 v.4    | 20090119                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     | -             | TJA1021 v.3 |
| TJA1021 v.3    | 20071008                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Product data sheet     | -             | TJA1021 v.2 |
| TJA1021 v.2    | 20070903                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Preliminary data sheet | -             | TJA1021 v.1 |
| TJA1021 v.1    | 20061016                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Objective data sheet   | -             | -           |

ISO 17987/LIN 2.x/SAE J2602 transceiver

## 18 Legal information

#### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 18.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TJA102

All information provided in this document is subject to legal disclaimers.

#### ISO 17987/LIN 2.x/SAE J2602 transceiver

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 18.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.