

## **1** General description

The TJA1128 is a LIN Mini System Basis Chip (SBC) with a LIN transceiver, a lowdropout voltage regulator (LDO), a window watchdog, two WAKE inputs, one general purpose input (GPI) and one high-voltage multipurpose (HVMPO) output. The voltage regulator delivers up to 85 mA and is available with 3.3 V and 5.0 V output voltages. The TJA1128 can be operated in very low-current STANDBY and SLEEP modes with bus and local wake-up capability.

### 2 Features and benefits

#### 2.1 General

- Battery operating voltage range from (3.3 V) 5.0 V to 28 V
- Very low current consumption in SLEEP and STANDBY mode
  - SLEEP mode (voltage regulator off): typically 14 µA
  - STANDBY mode (voltage regulator on): typically 22 µA
- Remote wake-up capability via pin LIN
- Local wake-up via pins WAKE1 and WAKE2
  - Configurable level-sensitive wake-up detection
  - Cyclic sampled wake-up detection option with synchronized bias control via pin HVMPO
- Wake-up source recognition
- Configurable high-voltage multipurpose output (HVMPO)
  - Bias control output for cyclic wake-up
  - Limp home output
  - Bias control output for battery monitoring circuit
  - General purpose input (GPI) controlled output
- Limp home function on overtemperature, watchdog service fail, VCC undervoltage and RSTN short-circuit to ground
- Overtemperature shutdown
- · Bidirectional reset pin with variable power-on reset length

#### 2.2 Device customization

- Quasi one-time configuration via Serial Peripheral Interface (SPI)
- Initial mode to configure and disable
  - Functions (e.g., LIN, watchdog, Reset, WAKE)
  - Modes (e.g., SLEEP)



## 2.3 Low-dropout voltage regulator for 3.3 V/5.0 V microcontroller supply

- 5.0 V/3.3 V nominal output voltage, ±2 % accuracy
- 85 mA output current capability
- Undervoltage detection with reset output
- · Excellent transient response with a small ceramic output capacitor
- Output is short-circuit proof to GND

#### 2.4 LIN transceiver

- ISO 17987-4:2016 (12 V LIN) compliant
- LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A compliant
- SAE J2602-1 compliant
- K-line compatible
- Baud rate up to 20 kBd
- LIN high-speed mode with fast LIN slope to support high baud rates (> 20 kBd)
- Integrated termination resistor for LIN slave applications
- TXD dominant time-out function

#### 2.5 Window watchdog

- Watchdog with Window, Timeout and Autonomous modes
- Microcontroller-independent clock source
- Watchdog period selectable between 16 ms and 128 ms
- · Dedicated modes for software development and end-of-line flashing

#### 2.6 Designed for automotive applications

- Qualified according to AEC-Q100
- Load dump pulse protected against up to 43 V
- ±8 kV Electrostatic Discharge (ESD) protection, according to the Human Body Model (HBM) on LIN-bus pin
- ±6 kV ESD protection according to IEC 61000-4-2 on pins BAT, WAKE1, WAKE2 and ±8 kV on pin LIN
- Bus terminal and battery pin protected against transients in the automotive environment (ISO 7637)
- LIN-bus pin short-circuit proof to battery and ground
- Leadless HVSON14 package (3.0 mm × 4.5 mm) supporting Automated Optical Inspection (AOI) capability and low thermal resistance

## **3** Ordering information

| Table 1. Ordering | Table 1. Ordering information |                                                                                                                                |           |  |  |  |  |
|-------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
| Type number       | Package                       |                                                                                                                                |           |  |  |  |  |
|                   | Name                          | Description                                                                                                                    | Version   |  |  |  |  |
| TJA1128           | 14 pin<br>HVSON               | HVSON14; plastic, thermal enhanced very thin small outline package; no leads; 14 terminals, body $3 \times 4.5 \times 0.85$ mm | SOT1086-2 |  |  |  |  |

### 3.1 Ordering options

#### Table 2. Overview of TJA1128 SBC family

| Device   | LDO supply | WAKE inputs | Watchdog | Initial CRC value |
|----------|------------|-------------|----------|-------------------|
| TJA1128A | 5.0 V      | 1           | No       | 6D                |
| TJA1128B | 3.3 V      | 1           | No       | C0                |
| TJA1128C | 5.0 V      | 2           | No       | C5                |
| TJA1128D | 3.3 V      | 2           | No       | 68                |
| TJA1128E | 5.0 V      | 1           | Yes      | 84                |
| TJA1128F | 3.3 V      | 1           | Yes      | 29                |
| TJA1128G | 5.0 V      | 2           | Yes      | 2C                |
| TJA1128H | 3.3 V      | 2           | Yes      | 81                |

## 4 Block diagram



TJA1128 Product data sheet © NXP B.V. 2018. All rights reserved.

## **5 Pinning information**

### 5.1 Pinning



### 5.2 Pin description

#### Table 3. Pin description

| Symbol      | Pin | Description                                                                         |
|-------------|-----|-------------------------------------------------------------------------------------|
| TXD (SDI)   | 1   | LIN transmit data input (SPI data input in CONFIG mode)                             |
| EN (SCK)    | 2   | Enable input (SPI clock input in CONFIG mode)                                       |
| RSTN        | 3   | Reset input/output; active-LOW                                                      |
| RXD (SDO)   | 4   | LIN receive data output; wake-up event information (SPI data output in CONFIG mode) |
| STBN (SCSN) | 5   | Standby control input (SPI chip select input in CONFIG mode); active-LOW            |
| WWD         | 6   | Window watchdog trigger input                                                       |
| GPI         | 7   | General purpose input                                                               |
| VCC         | 8   | Voltage regulator output                                                            |
| GND         | 9   | Ground                                                                              |
| LIN         | 10  | LIN bus line input/output                                                           |
| BAT         | 11  | Battery supply                                                                      |
| WAKE2       | 12  | Local wake-up input 2                                                               |
| WAKE1       | 13  | Local wake-up input 1                                                               |
| HVMPO       | 14  | High-voltage multipurpose output (open-drain)                                       |

TJA1128 Product data sheet For enhanced thermal and electrical performance, the exposed center pad of the HVSON14 package should be soldered to board ground and not to any other voltage level.

## 6 Functional description

### 6.1 ISO 17987/LIN 2.x/SAE J2602 compliant

The TJA1128 is fully compliant with ISO 17987-4:2016 (12 V LIN), LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A and SAE J2602. The LIN physical layer is independent of higher OSI model layers (e.g., the LIN protocol). Consequently, nodes containing an ISO 17987-compliant physical layer can be combined, without restriction, with LIN physical layer nodes that comply with earlier revisions (LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3, LIN 2.0, LIN 2.1, LIN 2.2 and LIN 2.2A).

### 6.2 Operating modes

The system controller contains a state machine that supports nine operating modes:

- NORMAL
- STANDBY
- PORT
- GOTOSLP
- SLEEP
- RESET
- CONFIG
- OVERTEMP
- OFF

The state transitions are illustrated in Figure 3.

#### LIN mini system basis chip



#### 6.2.1 NORMAL mode

NORMAL mode is the active operating mode. In this mode, the voltage regulator VCC is enabled to supply a microcontroller. The LIN transceiver and the watchdog are active, provided that they are available and enabled. The LIN transceiver is enabled after its initialization time  $t_{init(norm)}$ .

Pending wake-up events are cleared in NORMAL mode.

The NORMAL mode can be entered from STANDBY mode and PORT mode. The TJA1128 switches from STANDBY mode to NORMAL mode when EN is pulled HIGH while STBN is LOW. The transition from PORT mode to NORMAL mode starts when STBN is pulled LOW, while EN is HIGH.

#### 6.2.2 STANDBY mode

The STANDBY mode is a low-power mode with enabled voltage regulator VCC to supply a microcontroller. The LIN transceiver is disabled and the watchdog is either active or in autonomous mode, provided that the watchdog is available and enabled.

In STANDBY mode, wake-up event detection is provided. Depending on the device configuration, local wake-up events on WAKE1 and WAKE2 (if available) and remote LIN wake-up events can be detected. RXD is held LOW after detection of an enabled wake-up event.

The STANDBY mode can be entered from RESET mode, PORT mode and NORMAL mode. After RESET mode, the STANDBY mode is entered if the device is configured with a valid CRC value. A mode transition to STANDBY mode from NORMAL mode is initiated when EN is pulled LOW while STBN is LOW. If the SLEEP mode is disabled (DISSLP=1; see system register in <u>Table 6</u>), the NORMAL mode to STANDBY mode transition takes place when EN is pulled LOW, regardless of the STBN input level. The transition from PORT mode to STANDBY mode starts when EN is pulled LOW.

#### 6.2.3 PORT mode

The PORT mode can be used to differentiate between PORT mode and CONFIG mode. Details are described in <u>Section 6.2.10 "Differentiation between CONFIG and PORT</u> <u>modes"</u>. This is helpful during the software initialization phase to check whether the TJA1128 is already configured.

In addition, the TJA1128 provides in this mode, information about captured wake-up event sources, level status on WAKE1 and WAKE2 and limp home status. These status and capture flags can be read via a serial data format with a start bit encoded as LOW level and a stop bit encoded as HIGH level. Similar to UART data framing with 8N1- coding. When a 55h data is applied on TXD, the status and capture flags are transmitted on RXD. In Figure 4 the serial data format and the assignment of the status and capture flags are illustrated.





The wake-up event sources and limp home status are signaled as active LOW, see <u>Table 4</u>. These capture wake-up events and the limp home status will be cleared on the rising edge of stop bit.

The level status on WAKE1 and WAKE2 as well as the capture flag status is sampled on falling edge of start bit. However, after the falling edge of the start bit, new wake and limp home events will be captured and not cleared on the rising edge of the associated stop bit.

LIN mini system basis chip

| Bit | Symbol | Value | Description                                                                |
|-----|--------|-------|----------------------------------------------------------------------------|
| 7   | LIMP   | _     | Limp home                                                                  |
|     |        | 0     | Limp home event detected                                                   |
|     |        | 1     | No limp home event detected                                                |
| 6   | WUF2   |       | Wake-up on falling edge on WAKE2                                           |
|     |        | 0     | Falling edge detected on WAKE2                                             |
|     |        | 1     | No falling edge detected on WAKE2                                          |
| 5   | WUR2   | —     | Wake-up on rising edge on WAKE2                                            |
|     |        | 0     | Rising edge detected on WAKE2                                              |
|     |        | 1     | No rising edge detected on WAKE2                                           |
| 4   | WUF1   | —     | Wake-up on falling edge on WAKE1                                           |
|     |        | 0     | Falling edge detected on WAKE1                                             |
|     |        | 1     | No falling edge detected on WAKE1                                          |
| 3   | WUR1   | —     | Wake-up on rising edge on WAKE1                                            |
|     |        | 0     | Rising edge detected on WAKE1                                              |
|     |        | 1     | No rising edge detected on WAKE1                                           |
| 2   | LIN    | —     | LIN wakeup                                                                 |
|     |        | 0     | LIN wake-up event detected                                                 |
|     |        | 1     | No LIN wake-up event detected                                              |
| 1   | WS2    | —     | WAKE2 status                                                               |
|     |        | 0     | Voltage on WAKE2 is below switching threshold (V_{th(sw)})                 |
|     |        | 1     | Voltage on WAKE2 is above switching threshold $(V_{\text{th}(\text{sw})})$ |
| 0   | WS1    | —     | WAKE1 status                                                               |
|     |        | 0     | Voltage on WAKE1 is below switching threshold (V_{th(sw)})                 |
|     |        | 1     | Voltage on WAKE1 is above switching threshold $(V_{th(sw)})$               |

 Table 4. PORT mode capture and status information

The PORT mode can be entered from STANDBY mode, and GOTOSLP mode. A TJA1128 mode transition to PORT mode is initiated either from GOTOSLP mode when EN is pulled HIGH or from STANDBY mode when EN is pulled HIGH while STBN is HIGH.

#### 6.2.4 GOTOSLP mode

The GOTOSLP mode is a temporary mode with enabled voltage regulator VCC. The LIN transceiver is disabled and the watchdog is either active or in autonomous mode, provided that the watchdog is available and enabled.

In GOTOSLP mode, wake-up event detection is provided. Depending on the device configuration local wake-up events on WAKE1 and WAKE2 (if available) and remote LIN

wake-up events can be detected. RXD is held LOW after detection of an enabled wake-up event.

The GOTOSLP mode can be entered from NORMAL mode. A mode transition is initiated when EN is pulled LOW while STBN is HIGH, provided the SLEEP mode is enabled.

#### 6.2.5 SLEEP mode

The SLEEP mode is the low-power mode with the lowest power consumption. The lowdropout voltage regulator, the LIN transceiver and the watchdog are disabled. Pin RSTN is forced LOW.

In SLEEP mode, wake-up event detection is provided. Depending on the device configuration, local wake-up events on WAKE1 and WAKE2 (if available) and remote LIN wake-up events can be detected.

The SLEEP mode is entered from GOTOSLP mode, when the GOTOSLP mode time-out  $t_{to(gotoslp)}$  has been exceeded, while EN is LOW.

#### 6.2.6 RESET mode

The RESET mode is a temporary mode to ensure that pin RSTN is pulled down for a defined time to allow the microcontroller to start up in a controlled manner.

The TJA1128 switches to RESET mode in response to a reset event. See <u>Section 6.5</u> "System reset".

#### 6.2.7 OFF mode

In OFF mode the power-on detection is enabled; all other functions are inactive. The TJA1128 starts to boot up when the battery voltage exceeds the power-on detection threshold V<sub>th(det)pon</sub> (triggering a start-up process). The start-up process from OFF mode via RESET mode to either STANDBY mode or CONFIG mode is completed after the start-up time, t<sub>startup</sub>.

The TJA1128 switches to OFF mode when the battery supply is first connected or from any mode when the battery voltage drops below the power-off detection threshold  $V_{th(det)poff}$ .

#### 6.2.8 OVERTEMP mode

The OVERTEMP mode is provided to prevent the TJA1128 from being damaged by excessive temperatures. The low-dropout voltage regulator, the LIN transceiver and the watchdog are disabled. Pin RSTN is forced LOW. No wake-up event will be detected.

The TJA1128 switches immediately to OVERTEMP mode from any mode (other than OFF mode or SLEEP mode) when the global chip temperature exceeds the overtemperature protection activation threshold,  $T_{th(act)otp}$ .

#### 6.2.9 CONFIG mode

The CONFIG mode is provided for device configuration via SPI. Only in this mode device pins 1, 2, 4 and 5 are used as SPI. See pinning information in <u>Section 5 "Pinning information"</u>. In CONFIG mode the low-dropout voltage regulator is enabled; LIN transceiver, watchdog and wake-up detection are disabled.

#### LIN mini system basis chip

The SBC configuration options are described in <u>Section 6.3.3 "SBC configuration</u> register". The nonvolatile SBC configuration is described in <u>Section 6.3.4 "Nonvolatile</u> <u>SBC configuration"</u>.

The CONFIG mode can be entered from RESET mode. After RESET mode, the CONFIG mode is entered if the device is not configured with a valid CRC value and the supply voltage is above minimum configuration threshold  $V_{th(config)min}$ . Based on the signal sequence it can be checked whether the SBC is in CONFIG mode. Details are described in Section 6.2.10 "Differentiation between CONFIG and PORT modes".

#### 6.2.10 Differentiation between CONFIG and PORT modes

The CONFIG mode can be distinguished from the PORT mode via the RXD (SDO) output level. As illustrated in <u>Figure 5</u>, after the transition to PORT mode the RXD (SDO) output turns to HIGH. Whereas, in CONFIG mode the SDO (RXD) output turns to LOW after SCSN (STBN) is pulled HIGH.



#### LIN mini system basis chip



In <u>Figure 6</u> it is illustrated, that with the same pattern on STBN (SCSN) and EN (SCK) as shown in <u>Figure 5</u>, on the RXD (SDO) output level the TJA1128 modes CONFIG and PORT can be determined.

#### 6.3 SBC configuration

#### 6.3.1 SPI

The Serial Peripheral Interface (SPI) provides the communication link with the microcontroller for the SBC configuration. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing the application to read back registers without changing the register content.

The SPI uses four interface signals for synchronization and data transfer: SCSN (STBN), SCK (EN), SDI (TXD) and SDO (RXD). For detail pinning information see <u>Section 5</u> "Pinning information".

Bit sampling is performed on the falling edge of the clock and data is shifted in/out on the rising edge, as illustrated in <u>Figure 12</u>.

The SPI data in the TJA1128 is stored in a number of dedicated 8-bit registers. Each register is assigned a unique 7-bit address. Two bytes (16 bits) must be transmitted to the SBC for a single register read or write operation. The first byte contains the 7-bit address along with a read-only bit (the LSB). The read-only bit must be 0 to indicate a write operation (if this bit is 1, a read operation is assumed and any data on the SDI pin is ignored). The second byte contains the data to be written to the register.

24-bit read and write operations is also supported. The register address is automatically incremented, as illustrated in Figure 7.

LIN mini system basis chip



The content of the addressed registers is returned via pin SDO (RXD) during a SPI data read or write operation, i.e., the prior register content before the new value is set.

The TJA1128 tolerates attempts to write to registers that do not exist. If the available address space is exceeded during a write operation, the data above the valid address range is ignored. During a write operation, the TJA1128 monitors the number of SPI bits transmitted. If the number recorded is not 16 or 24, then the write operation is aborted.

A SPI access must not be attempted for at least  $t_{d(conf)}$  after a positive edge on RSTN. Any earlier access may be ignored.

#### 6.3.2 Register map overview

The addressable register space is 128 registers with addresses from 0x00 to 0x7F. Of these, 8 registers are available for SPI access. An overview of the register mapping is provided in <u>Table 5</u>. Further details are provided in <u>Section 6.3.3 "SBC configuration</u> register" and <u>Section 6.3.4 "Nonvolatile SBC configuration"</u>.

| Address | Register name |       |                                      |    | В      | lits     |        |          |         |  |
|---------|---------------|-------|--------------------------------------|----|--------|----------|--------|----------|---------|--|
|         |               | 7     | 6                                    | 5  | 4      | 3        | 2      | 1        | 0       |  |
| 10h     | System        |       | reserved                             |    |        | reserved |        |          | DISSLP  |  |
| 11h     | Wake          |       | reserved                             |    | BUSWKE | LC2WKE I |        | LC1      | LC1WKE  |  |
| 12h     | LDO           |       | reserved                             |    |        |          |        | DISVCCUV |         |  |
| 13h     | LIN           |       | reserved                             |    |        |          | HSMODE |          | DISTXTO |  |
| 14h     | Watchdog      | WDSDM | reserved                             | WD | PER    | reserved | WDAUTO | WD       | MOD     |  |
| 15h     | HVMPO         | rese  | reserved WKBSET WKBPER MPOINV MPOMOD |    |        |          |        | MPOMOD   |         |  |
| 30h     | MTPNV CRC     |       | CRC                                  |    |        |          |        |          |         |  |
| 31h     | MTPNV status  | NVMPS | NVMPS NVERR WRCNTS                   |    |        |          |        |          |         |  |

#### Table 5. Register map overview

#### 6.3.3 SBC configuration register

In <u>Table 6</u>, the system register bit assignment is listed. In this register the output reset pulse (see <u>Section 6.5 "System reset"</u>) can be selected and the SLEEP mode (see <u>Section 6.2.5 "SLEEP mode"</u>) can be disabled.

| Bit    | Symbol   | Access | Value | Description                   |
|--------|----------|--------|-------|-------------------------------|
| 7 to 5 | reserved | R      | —     | —                             |
| 4      | RSTTIM   | R/W    | —     | RSTN output reset pulse width |
|        |          |        | 0*    | t <sub>w(rst)</sub> = 4 ms    |
|        |          |        | 1     | t <sub>w(rst)</sub> = 700 μs  |
| 3 to 1 | reserved | R      | —     | —                             |
| 0      | DISSLP   | R/W    | —     | disable SLEEP mode            |
|        |          |        | 0*    | SLEEP enabled                 |
|        |          |        | 1     | SLEEP disabled                |

## Table 6. System register (address 10h) Legend: \* factory preset value

In the wake register the wake detection configuration bits for the local wake-up inputs WAKE1 and WAKE2 (see <u>Section 6.9 "Local wake-up inputs"</u>) and for the LIN transceiver (<u>Section 6.8 "LIN transceiver</u>") are provided. The bit assignment is listed in <u>Table 7</u>.

## Table 7. Wake register (address 11h) Legend: \* factory preset value

| Bit    | Symbol                   | Access | Value | Description                   |
|--------|--------------------------|--------|-------|-------------------------------|
| 7 to 5 | reserved                 | R      |       | -                             |
| 4      | BUSWKE <sup>[1][2]</sup> | R/W    |       | remote LIN bus wake-up enable |
|        |                          |        | 0*    | LIN wake-up disabled          |
|        |                          |        | 1     | LIN wake-up enabled           |
| 3 to 2 | LC2WKE <sup>[1]</sup>    | R/W    | —     | local WAKE2 configuration     |
|        |                          |        | 00*   | local disabled                |
|        |                          |        | 01    | local wake-up on rising edge  |
|        |                          |        | 10    | local wake-up on falling edge |
|        |                          |        | 11    | local wake-up on both edges   |
| 1:0    | LC1WKE <sup>[1]</sup>    | R/W    | —     | local WAKE1 configuration     |
|        |                          |        | 00*   | local disabled                |
|        |                          |        | 01    | local wake-up on rising edge  |
|        |                          |        | 10    | local wake-up on falling edge |
|        |                          |        | 11    | local wake-up on both edges   |

Do not disable all wake sources when the SLEEP mode is enabled. In this case only a power-on event can cause a transition out of SLEEP mode.
 The LIN wake-up is disabled irrespective of the BUSWKE bit setting, if the LIN transceiver is disabled (DISLIN = 1).

The LDO register can be used to disable the VCC undervoltage detection. See <u>Section 6.7.2 "Low-dropout voltage regulator (pin VCC)"</u>. In <u>Table 8</u> the LDO register bit assignment is listed.

#### Table 8. LDO register (address 12h)

| Legend: * factory preset value |          |        |       |                                     |  |  |
|--------------------------------|----------|--------|-------|-------------------------------------|--|--|
| Bit                            | Symbol   | Access | Value | Description                         |  |  |
| 7 to 1                         | reserved | R      | —     | -                                   |  |  |
| 0                              | DISVCCUV | R/W    | —     | disable VCC undervoltage detection  |  |  |
|                                |          |        | 0*    | VCC undervoltage detection enabled  |  |  |
|                                |          |        | 1     | VCC undervoltage detection disabled |  |  |

The LIN register in <u>Table 9</u> provides the LIN transceiver configuration options. In this register LIN high-speed mode can be enabled and the TXD dominant time-out can be disabled. Furthermore, the LIN transceiver can be disabled. Details are provided in <u>Section 6.8 "LIN transceiver"</u>.

#### Table 9. LIN register (address 13h)

Legend: \* factory preset value

| Bit    | Symbol   | Access | Value                    | Description                                               |
|--------|----------|--------|--------------------------|-----------------------------------------------------------|
| 7 to 4 | reserved | R      | —                        | —                                                         |
| 3      | DISLIN   | R/W    | —                        | disable LIN transceiver                                   |
|        |          |        | 0*                       | LIN transceiver enabled                                   |
|        |          | 1      | LIN transceiver disabled |                                                           |
| 2 to 1 | HSMODE   | R/W    | —                        | LIN high-speed mode                                       |
|        |          |        | 00*                      | LIN high-speed mode disabled                              |
|        |          |        | 01                       | LIN high speed mode enabled until next BAT power-on event |
|        |          |        | 10                       | LIN high speed mode enabled                               |
|        |          |        | 11                       | LIN high-speed mode disabled                              |
| 0      | DISTXTO  | R/W    | —                        | disable LIN TXD dominant time-out                         |
|        |          |        | 0*                       | LIN TXD dominant time-out enabled                         |
|        |          |        | 1                        | LIN TXD dominant time-out disabled                        |

In the watchdog register the watchdog (see <u>Section 6.4 "Watchdog"</u>) configuration options are provided. The watchdog mode and period can be chosen. In addition, the software development mode can be enabled. In <u>Table 10</u> the watchdog register bit assignment is listed.

## Table 10. Watchdog register (address 14h) Legend: \* factory preset value

| 5 ), |          |        |       |                                    |  |  |
|------|----------|--------|-------|------------------------------------|--|--|
| Bit  | Symbol   | Access | Value | Description                        |  |  |
| 7    | WDSDM    | R/W    |       | watchdog software development mode |  |  |
|      |          |        | 0*    | software development mode disabled |  |  |
|      |          |        | 1     | software development mode enabled  |  |  |
| 6    | reserved | R      |       | _                                  |  |  |

TJA1128 Product data sheet © NXP B.V. 2018. All rights reserved.

#### LIN mini system basis chip

| Bit    | Symbol   | Access | Value | Description              |
|--------|----------|--------|-------|--------------------------|
| 5 to 4 | WDPER    | R/W    | —     | watchdog nominal period  |
|        |          |        | 00*   | 16 ms                    |
|        |          |        | 01    | 32 ms                    |
|        |          |        | 10    | 64 ms                    |
|        |          |        | 11    | 128 ms                   |
| 3      | reserved | R      |       |                          |
| 2      | WDAUTO   | R/W    |       | watchdog autonomous mode |
|        |          |        | 0*    | autonomous mode disabled |
|        |          |        | 1     | autonomous mode enabled  |
| 1 to 0 | WDMOD    | R/W    | —     | watchdog operation mode  |
|        |          |        | 00*   | watchdog disabled        |
|        |          |        | 01    | window mode              |
|        |          |        | 10    | timeout mode             |
|        |          |        | 11    | watchdog disabled        |

With the HVMPO register the use of the HVMPO can be configured. It can be used to enable and configure the cyclic wake function. Furthermore, the HVMPO can be configured as LIMP home output, as state controlled output and as GPI controlled output. In <u>Table 11</u> the HVMPO register bit assignment is listed.

#### Table 11. HVMPO register (address 15h)

#### Legend: \* factory preset value

| Bit    | Symbol   | Access | Value | Description                         |
|--------|----------|--------|-------|-------------------------------------|
| 7 to 6 | reserved | R      | —     | -                                   |
| 5      | WKBSET   | R/W    | —     | cyclic wake nominal settle time     |
|        |          |        | 0*    | t <sub>set(cyclicwk)</sub> = 70 μs  |
|        |          |        | 1     | t <sub>set(cyclicwk)</sub> = 134 μs |
| 4      | WKBPER   | R/W    |       | cyclic wake nominal period time     |
|        |          |        | 0*    | t <sub>per(cyclicwk)</sub> = 16 ms  |
|        |          |        | 1     | t <sub>per(cyclicwk)</sub> = 64 ms  |
| 3      | MPOINV   | R/W    | —     | inverted HVMPO                      |
|        |          |        | 0*    | HVMPO not inverted                  |
|        |          |        | 1     | HVMPO inverted                      |

#### LIN mini system basis chip

| Bit    | Symbol | Access | Value | Description                                               |
|--------|--------|--------|-------|-----------------------------------------------------------|
| 2 to 0 | MPOMOD | R/W    | —     | HVMPO operation mode                                      |
|        |        |        | 000*  | disabled                                                  |
|        |        |        | 001   | GPI controlled output                                     |
|        |        |        | 010   | bias control output for cyclic wake-up                    |
|        |        |        | 011   | LIMP home output                                          |
|        |        |        | 100   | state controlled output: NORMAL                           |
|        |        |        | 101   | state controlled output: NORMAL + STANDBY + PORT          |
|        |        |        | 110   | state controlled output: NORMAL + STANDBY+ PORT + GOTOSLP |
|        |        |        | 111   | state controlled output: SLEEP                            |

#### 6.3.4 Nonvolatile SBC configuration

The TJA1128 has multiple time programmable (MTP) nonvolatile memory (NVM) cells to support programming of default device configuration. The MTPNVM address range is from 10h to 15h. For details. See <u>Section 6.3.3 "SBC configuration register"</u>.

#### 6.3.4.1 Programming of MTPNVM

NXP delivers the TJA1128 in the CONFIG mode as initial mode, also referred to as the *factory preset* configuration. The CONFIG mode is described in <u>Section 6.2.9 "CONFIG mode"</u>.

If the TJA1128 has been programmed previously, the factory presets may need to be restored before reprogramming can begin. See <u>Section 6.3.4.2</u> "<u>Restoring factory preset</u> <u>values</u>". When the factory presets have been restored successfully, a system reset is generated automatically and TJA1128 switches back to CONFIG mode.

Programming of the SBC configuration register listed in <u>Section 6.3.3 "SBC configuration</u> register" is performed in two steps. First, the required SBC configuration values are written to registers. In a second step, the programming is confirmed by writing the correct CRC value to register MTPNV CRC. See <u>Table 13</u>. The MTPNVM will be programmed with the SBC configuration values, provided these configuration values in conjunction with the initial CRC value (see <u>Table 2</u>) matches with the correct CRC value. If the CRC value is not correct, programming is aborted. After a successful MTPNVM programming a system reset of the TJA1128 is generated to indicate that the MTPNVM has been programmed successfully.

During MTPNVM programming the supply voltage must continue in the battery supply voltage operating range. MTPNVM programming shall not be done at cold or hot temperature conditions (see  $T_{vj}$  when programming the MTPNVM). MTPNVM programming time takes up to  $t_{prog(MTPNV)}$ .

The MTPNV status register contains the MTPNVM write counter value WRCNTS, the error status bit NVERR and the MTPNVM programming status bit NVMPS. The WRCNTS value is increased with each MTPNVM program cycle until 3Fh is reached (no overflow). Note the purpose of this counter is to provide information and not to prevent reprogramming if the maximum limit is reached. The error status bit NVERR indicates whether a MTPNVM fault was detected. Table 12 lists the MTPNV status register.

LIN mini system basis chip

| Table 12. MTP | 'NV status (add | aress 31n) |                       |                                       |
|---------------|-----------------|------------|-----------------------|---------------------------------------|
| Bit           | Symbol          | Access     | Value                 | Description                           |
| 7             | NVMPS           | R          | —                     | nonvolatile memory programming status |
|               |                 |            | 0                     | MTPNVM cannot be overwritten          |
|               |                 |            | 1                     | MTPNVM write access enabled           |
| 6             | NVERR           | R          | —                     | error status                          |
|               |                 |            | 0                     | error detected                        |
|               |                 |            | 1                     | no error                              |
| 5 to 0        | WRCNTS          | R          | —                     | write counter status                  |
|               |                 |            | xxxxxx <sup>[1]</sup> | Number of MTPNVM write accesses       |

### Table 42 MTDNV status (address 24b)

[1] Value depends on number of MTPNVM program cycles. Initial value is 00h.

The cyclic redundancy check value stored in the MTPNV CRC register (see Table 13) is calculated using the data written to SBC configuration registers from Section 6.3.3 "SBC configuration register" (address 10h to 15h) and adding at the end two bytes: 1st byte with 00h and 2nd byte with 01h. All reserved bits shall be interpreted as 0 during CRC calculation.

#### Table 13. MTPNV CRC (address 30h)

| Bit    | Symbol | Access | Value | Description             |
|--------|--------|--------|-------|-------------------------|
| 7 to 0 | CRC    | R/W    | _     | cyclic redundancy check |
|        |        |        | —     | CRC value               |

The CRC value is sequentially calculated using the data in the SBC configuration registers in an incremental address order and the modulo-2 division with the generator polynomial: X8 + X5 + X3 + X2 + X + 1. The result of this operation must be bitwise inverted.

The following parameters can be used to calculate the CRC value (e.g., via the AUTOSAR method):

#### Table 14. Parameter for CRC coding

| Parameter             | Value                                   |
|-----------------------|-----------------------------------------|
| CRC value             | 8 bits                                  |
| Polynomial            | 2Fh                                     |
| Initial CRC value     | depends on TJA1128 variant; see Table 2 |
| Input data reflected  | no                                      |
| Result data reflected | no                                      |
| XOR value             | FFh                                     |

Alternatively, the following algorithm can be used:

```
data = 0 // unsigned byte
crc = initial CRC // depends on TJA1128 variant
sbc register (\overline{0}) = system register content
sbc_register(1) = wake register content
sbc_register(2) = ldo_register_content
sbc_register(3) = lin_register_content
sbc register(4) = watchdog register content
sbc register(5) = hvmpo register_content
sbc register(6) = 0 // additional fixed value to be used for
calculation
sbc register(7) = 1 // additional fixed value to be used for
calculation
for i = 0 to 7
  data = sbc_register(i) EXOR crc
  for j = 0 to 7
if data \geq 128
      data = data * 2 // shift left by 1
      data = data EXOR 0x2F
    else
      data = data * 2 // shift left by 1
    next jcrc = data
next i
crc = crc EXOR 0xFF
```

#### 6.3.4.2 Restoring factory preset values

Factory preset values are restored, if the following conditions apply continuously for at least  $t_{d(MTPNV)rst}$  during battery power-up:

- V<sub>BAT</sub> > V<sub>th(config)min</sub>
- pin RSTN is held LOW
- · LIN is held dominant

After the factory preset values have been restored and LIN is recessive again, the TJA1128 performs a system reset and enters the CONFIG mode.

During factory restore the supply voltage must continue in the battery supply voltage operating range. The restoring takes up to  $t_{prog(MTPNV)}$ .

Note that the write counter, WRCNTS, in the register MTPNV status is incremented every time the factory presets are restored.

#### 6.4 Watchdog

The TJA1128 contains a watchdog that supports two operating modes: window and timeout. In window mode, a watchdog trigger event within a defined watchdog window triggers and resets the watchdog timer. In timeout mode, the watchdog runs continuously and can be triggered and reset at any time within the watchdog period by a watchdog trigger. The watchdog mode bits WDMOD are listed in the watchdog register. See Table 10.

In addition, the TJA1128 provides a watchdog autonomous mode. In this mode, the watchdog switches off after a transition from NORMAL mode to either STANDBY mode or GOTOSLP mode. The watchdog is switched on again after a wake-up event or a

transition to NORMAL mode. The watchdog autonomous bit WDAUTO is listed in the watchdog register, See <u>Table 10</u>.

Four watchdog periods are supported, from 16 ms to 128 ms. The watchdog period is programmed via bits WDPER in the watchdog register. See <u>Table 10</u>. The selected period is valid for both window and timeout modes.

Independent of the watchdog setting the watchdog start-up behavior is always identical. For the first trigger the watchdog mode is timeout mode with the maximum watchdog nominal period. Afterwards the watchdog mode and period is according to the watchdog setting.

A watchdog trigger event resets the watchdog timer. A watchdog trigger event is a LOW pulse on the WWD pin for  $t_{trig(d)low}$  at least.

The TJA1128 supports also a watchdog software development mode. It is provided for test and development purposes only and is not a dedicated SBC operating mode. The TJA1128 can be in any functional operating mode with watchdog software development mode enabled. This mode is enabled and disabled via bit WDSDM in the watchdog register. See <u>Table 10</u>. In the watchdog software development mode, the watchdog can be disabled or activated for test and software debugging purposes. During the transition from RESET to STANDBY the input level on the WWD pin is checked; with HIGH-level the watchdog is enabled and with LOW-level the watchdog is disabled.

### 6.5 System reset

When a system reset occurs, the SBC switches to RESET mode and initiates a process that generates a low-level pulse on pin RSTN. The TJA1128 can distinguish up to 10 different reset sources, as detailed in <u>Table 15</u>.

| Reset sources          | Description                                                       |
|------------------------|-------------------------------------------------------------------|
| power-on               | mode transition from OFF to RESET when $V_{BAT} > V_{th(det)pon}$ |
| LIN wake               | mode transition from SLEEP to RESET after LIN wake-up             |
| WAKE1 wake             | mode transition from SLEEP to RESET after WAKE1 wake-up           |
| WAKE2 wake             | mode transition from SLEEP to RESET after WAKE2 wake-up           |
| device configured      | mode transition from CONFIG to RESET after device configuration   |
| watchdog overflow      | watchdog timer overflow in timeout mode or window mode            |
| watchdog trigger fault | watchdog triggered too early in window mode                       |
| RSTN LOW               | RSTN pulled LOW externally                                        |
| VCC undervoltage       | VCC undervoltage detection when $V_{O(VCC)} < V_{uvd(VCC)}$       |
| overtemperature        | overtemperature detection when $T_{vj} > T_{th(act)otp}$          |
| factory restore        | factory preset values are restored                                |

#### Table 15. Reset sources

#### 6.5.1 Characteristics of pin RSTN

Pin RSTN is a bidirectional open-drain low side driver with integrated pull-up resistor, as shown in Figure 1. With this configuration, the SBC can detect the pin being pulled down externally, e.g., by the microcontroller. The input reset pulse width must be at least  $t_{w(rst)}$  to guarantee that external reset events are detected correctly.

#### 6.5.2 Selecting the output reset pulse time width

The duration of the output reset pulse can be configured in the CONFIG mode via bit RSTTIM in the System register. See <u>Table 6</u>.

#### 6.6 Temperature protection

The temperature of the TJA1128 is monitored, except in SLEEP and OFF modes. The SBC switches to OVERTEMP mode if the global chip temperature exceeds the overtemperature protection activation threshold,  $T_{th(act)otp}$ . In <u>Section 6.2.8 "OVERTEMP</u> mode" the OVERTEMP mode is described.

When the global chip temperature drops below the overtemperature protection release threshold,  $T_{th(rel)otp}$ , the SBC switches to STANDBY mode via RESET mode.

#### 6.7 **Power supplies**

#### 6.7.1 Battery supply voltage (pin BAT)

The internal circuitry is supplied from the battery via pin BAT. The device must be protected against negative supply voltages, e.g., by using an external series diode.

The TJA1128 starts up when the battery voltage exceeds the power-on detection threshold,  $V_{th(det)pon}$ . If  $V_{BAT}$  drops below the power-off detection threshold,  $V_{th(det)poff}$ , the SBC switches to OFF mode. In Section 6.2.7 "OFF mode" the OFF mode is described.

#### 6.7.2 Low-dropout voltage regulator (pin VCC)

The TJA1128 provides a 5 V or 3.3 V supply (VCC), depending on the variant. Pin VCC can deliver up to 85 mA load current. It is designed to supply the microcontroller and its peripherals.

LDO supply current depends on VCC load current. As VCC load current increases, LDO supply current increases. For a battery supply voltage on pin BAT of 16 V and a VCC load current of 70 mA, the typical LDO supply current increases by 0.8 mA.

The output voltage on VCC is monitored. A system reset is generated, if the voltage on VCC drops below the VCC undervoltage detection threshold,  $V_{uvd(VCC)}$ , provided VCC undervoltage detection is enabled (DISVCCUV = 0; see LDO register in <u>Table 8</u>).

#### 6.8 LIN transceiver

The LIN transceiver is the interface between the LIN master/slave protocol controller and the physical bus in a LIN network. According to the Open System Interconnect (OSI) model, this interface makes up the LIN physical layer. The LIN transceiver is optimized for, but not limited to, automotive applications with excellent ElectroMagnetic Compatibility (EMC) performance.

The LIN transceiver can be disabled (via bit DISLIN; see LIN register in <u>Table 9</u>) to support applications where a LIN transceiver is not used.

#### 6.8.1 Remote wake-up via the LIN bus

The TJA1128 detects a remote wake-up via the LIN bus in GOTOSLP, PORT, RESET, STANDBY and SLEEP mode, provided remote LIN bus wake-up is enabled (BUSWKE = 1; see Wake register in <u>Table 7</u>.

A falling edge on pin LIN, followed by a LOW level maintained for  $t_{wake(dom)LIN}$ , followed by a rising edge on pin LIN, triggers a remote wake-up. See Figure 8 and Figure 9. Note that the time period  $t_{wake(dom)LIN}$  is measured either in NORMAL mode while TXD is HIGH, or in GOTOSLP, PORT, RESET, STANDBY and SLEEP mode irrespective of the status of pin TXD.



Figure 8. Principle of remote wake-up via LIN bus during SLEEP mode

The remote LIN bus wake-up request is communicated to the microcontroller in STANDBY (see <u>Section 6.2.2 "STANDBY mode"</u>) and GOTOSLP (see <u>Section 6.2.4</u> "GOTOSLP mode") mode by a continuous LOW level on pin RXD.



#### 6.8.2 Initial TXD dominant check

An initial TXD dominant check prevents the bus line being driven to a permanent dominant state (blocking all network communications) if pin TXD is forced permanently LOW by a hardware and/or software application failure. The TXD input level is checked after a transition to NORMAL mode. If TXD is LOW, the transmit path remains disabled and is only enabled when TXD goes HIGH.

#### 6.8.3 TXD dominant time-out

A TXD dominant time-out timer circuit prevents the bus lines from being driven to a permanent dominant state (blocking all network communications) if pin TXD is forced permanently LOW by a hardware and/or software application failure. This timer is started every time pin TXD goes LOW. If the LOW state on pin TXD persists for longer than the TXD dominant time-out time ( $t_{to(dom)TXD}$ ), the transmitter is disabled, releasing the bus line to recessive state. The TXD dominant time-out time ris reset when pin TXD goes HIGH.

This function can be disabled (via bit DISTXTO; see LIN register in <u>Table 9</u>) to allow the TJA1128 to be used in applications requiring the transmission of long LOW sequences.

#### 6.8.4 LIN high-speed mode

The TJA1128 provides two LIN high-speed mode configuration options (via bits HSMODE). See LIN register in <u>Table 9</u>.

- A temporary LIN high-speed mode. After the SBC configuration with bits HSMODE = 01 the LIN high speed mode is enabled until next BAT power-on event.
- A permanent LIN high-speed mode. With bits HSMODE = 10 the LIN transmitter will always transmit in LIN high-speed mode.

In the LIN high-speed mode, the curve shaping of the LIN output signal is disabled, i.e., the LIN output driver switches fast on and off to support higher baud rates than 20 kBd. The actual maximum baud rate depends on the LIN bus load: Total LIN pull-up resistance and total LIN capacitance.

#### 6.9 Local wake-up inputs

The TJA1128 provides 1 or 2 local wake-up pins (WAKE1 and WAKE2). The edge sensitivity (falling, rising or both) of the wake-up pins can be configured independently via the LC1WKE and LC2WKE bits in the Wake register. See <u>Table 7</u>. These bits can also be used to disable wake-up via the wake-up pins. When wake-up is enabled, a valid wake-up event on either of these pins will be detected in RESET, STANDBY, PORT, GOTOSLP and SLEEP modes.

WAKE1 and WAKE2 can be used in two sampling modes: Continuous or cyclic. With cyclic sampling the wake pins are synchronized with the HVMPO output. Further details about the cyclic sampled wake-up detection option can be found in section <u>Section 6.10.2 "Bias control output for cyclic wake-up"</u>. In <u>Figure 13</u>, a typical circuit for cyclic sampling with WAKE1 and WAKE2 is shown.

#### 6.10 High-voltage multipurpose output

The high-voltage multipurpose output (HVMPO) pin is a battery-robust, active-LOW, open-drain output. It can be configured via the HVMPO register for multi purposes. See <u>Table 11</u>.

#### 6.10.1 GPI controlled output

The HVMPO can be controlled via GPI by setting the HVMPO operation mode to MPOMOD = 001. The GPI input has an internal pull-up and with bit MPOINV = 0 the GPI

is an active-LOW input, i.e., if GPI is LOW then HVMPO is driving actively LOW. The HVMPO level is inverted if MPOINV = 1.

#### 6.10.2 Bias control output for cyclic wake-up

The HVMPO can be configured as bias control output for cyclic wake-up sampling. The cyclic sampling is enabled by setting the HVMPO operation mode in the HVMPO register to MPOMOD = 010. Figure 13 shows a typical application circuit with the HVMPO for the cyclic sampling bias control.

Two cyclic wake nominal period times  $t_{per(cyclicwk)}$  are supported. It can be selected via the WKBPER bit in the HVMPO register.

The cyclic wake nominal setting time  $t_{set(cyclicwk)}$  is available in two configurations. The setting time can be selected via the WKBSET bit in the HVMPO register. The cyclic bias timing is illustrated in Figure 10.



#### 6.10.3 LIMP home output

This HVMPO function is used to enable so-called *limp home* hardware in the event of a serious ECU failure. Detectable failure conditions are VCC undervoltage and LOW-level on RSTN input while system controller is in the STANDBY, PORT, GOTOSLP or NORMAL mode and watchdog failure and SBC overtemperature.

After limp home event detection, the internal limp home flag is set. If the limp-home flag is set, HVMPO is held LOW while the TJA1128 is in RESET, STANDBY, PORT, GOTOSLP, SLEEP, OVERLOAD or NORMAL mode. The internal limp home flag can be read and cleared in PORT mode. See <u>Section 6.2.3 "PORT mode"</u>. In OFF mode, the flag is also cleared.

The LIMP home output function of the HVMPO can be configured by setting the HVMPO operation mode to MPOMOD = 011.

#### 6.10.4 State controlled output

As state controlled output the HVMPO drives active LOW as a function of the current TJA1128 mode. Four state controlled output functions are available. It can be configured with HVMPO operation modes MPOMOD = 1xx in the HVMPO register.

#### 6.11 Test mode

The TJA1128 has a factory test mode. This test mode is not for customer use.

To avoid entering this test mode it should be prevented to apply more than 13 pulses on pin TXD within the time window of 25 ms after BAT power-on detection, while pin RSTN is LOW.

## 7 Limiting values

#### Table 16. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol             | Parameter                                                      | Conditions                                                                   | Mi  | n  | Max                   | Unit |
|--------------------|----------------------------------------------------------------|------------------------------------------------------------------------------|-----|----|-----------------------|------|
| V <sub>X</sub>     | voltage on pins BAT,<br>HVMPO                                  | -                                                                            | -0  | .3 | +43                   | V    |
|                    | voltage on pins WAKE1,<br>WAKE2                                | —                                                                            | -1  | 8  | +43                   | V    |
|                    | voltage on pin LIN                                             | with respect to GND and BAT                                                  | -4  | 3  | +43                   | V    |
|                    | voltage on pin VCC                                             | —                                                                            | -0  | .3 | +6                    | V    |
|                    | Voltage on logic pins<br>TXD, RXD, RSTN, EN,<br>STBN, WWD, GPI | _                                                                            | -0  | .3 | V <sub>VCC</sub> +0.3 | V    |
| I <sub>HVMPO</sub> | input current on pin<br>HVMPO                                  | -                                                                            |     |    | 20                    | mA   |
| V <sub>trt</sub>   | transient voltage on pin<br>BAT                                | with inverse-polarity protection diode and 22 μF capacitor to ground         | -1  | 50 | +100                  | V    |
|                    | transient voltage on WAKE1, WAKE2                              | with 2.2 k $\Omega$ series resistor                                          | -1  | 50 | +100                  | V    |
|                    | transient voltage on LIN                                       | coupling via 1 nF capacitor                                                  | -1  | 50 | +100                  | V    |
| V <sub>ESD</sub>   | electrostatic discharge                                        | IEC 61000-4-2                                                                | [1] |    | —                     | _    |
|                    | voltage                                                        | on pin BAT with capacitor                                                    | -6  |    | +6                    | kV   |
|                    |                                                                | on pins WAKE1, WAKE2 with 47 pF capacitor and 2.2 k $\Omega$ series resistor | -6  |    | +6                    | kV   |
|                    |                                                                | on pin LIN                                                                   | -8  |    | +8                    | kV   |
|                    |                                                                | Human Body Model                                                             | [2] |    | —                     | —    |
|                    |                                                                | on pins BAT, WAKE1, WAKE2, HVMPO                                             | -4  |    | +4                    | kV   |
|                    |                                                                | on pin LIN                                                                   | -8  |    | +8                    | kV   |
|                    |                                                                | on any other pin                                                             | -2  |    | +2                    | kV   |
|                    |                                                                | Charge Device Model                                                          | [3] |    | —                     | —    |
|                    |                                                                | on any pin                                                                   | -5  | 00 | +500                  | V    |
| T <sub>vj</sub>    | virtual junction                                               | -                                                                            | -4  | 0  | +150                  | °C   |
|                    | temperature                                                    | when programming the MTPNVM                                                  | 0   |    | +85                   | °C   |
| T <sub>stg</sub>   | storage temperature                                            | —                                                                            | -5  | 5  | +150                  | °C   |

- Equivalent to discharging a 150 pF capacitor through a 330  $\Omega$  resistor. [1]
- [2] [3] Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor. According AEC-Q100-002 Rev-D. According to AEC-Q100-011 Rev-C1. The classification level is C4B.

#### **Thermal characteristics** 8

#### Table 17. Thermal characteristics

| Symbol                | Parameter                                        | Condition                       | Тур | Unit |
|-----------------------|--------------------------------------------------|---------------------------------|-----|------|
| R <sub>th(vj-a)</sub> | Thermal resistance from virtual junction to      | Dual-layer board <sup>[1]</sup> | 76  | K/W  |
|                       | ambient                                          | Four-layer board [1]            | 40  | K/W  |
| R <sub>th(vj-c)</sub> | Thermal resistance from virtual junction to case |                                 | 5   | K/W  |

According to JEDEC JESD51-2, JESD51-3 and JESD51-5 at natural convection on 1s board with thermal via array under the exposed pad connected to [1] the second copper layer.

#### 9 **Static characteristics**

#### Table 18. Static characteristics

 $V_{BAT}$  = 3.0 V to 28 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-BAT)}$  = 500  $\Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT}$  = 12 V and  $T_{vj}$  = 25 °C; unless otherwise specified.<sup>[1]</sup>

| Symbol      | Parameter                 | Conditions                                                                                                                                                                                                                                                                      |     | Min | Тур | Мах | Unit |
|-------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|------|
| Supply; pin | BAT                       |                                                                                                                                                                                                                                                                                 |     |     |     |     |      |
| IBAT        | battery supply<br>current | SLEEP mode; BUSWKE = 0;<br>$V_{BAT} = 5 V \text{ to } 14 V;$<br>$V_{LIN} = V_{WAKE1} = V_{WAKE2} = V_{BAT};$<br>$V_{TXD} = V_{WWD} = V_{GPI} = V_{EN} = V_{STBN} = 0 V;$<br>$I_{VCC} = 0 \ \mu A; T_{vj} = -40 \ ^{\circ}C \text{ to } +50 \ ^{\circ}C$                         |     |     | 14  | 22  | μΑ   |
|             |                           | STANDBY mode; BUSWKE = 0;<br>WDMOD = 0h; $V_{BAT}$ = 10.8 V to 14 V;<br>$V_{LIN} = V_{WAKE1} = V_{WAKE2} = V_{BAT}$ ;<br>$V_{TXD} = V_{WWD} = V_{GPI} = V_{VCC}$ ;<br>$V_{EN} = V_{STBN} = 0$ V;<br>$I_{VCC} = 0 \ \mu A$ ; $T_{vj} = -40 \ ^{\circ}C$ to +50 $^{\circ}C$       |     |     | 22  | 32  | μΑ   |
|             |                           | additional current with LIN wake detection enabled;<br>BUSWKE = 1;<br>$V_{BAT} = 5 V \text{ to } 14 V$ ; $V_{LIN} = V_{BAT}$ ;<br>$T_{vj} = -40 ^{\circ}\text{C} \text{ to } +50 ^{\circ}\text{C}$                                                                              | [2] |     | —   | 2   | μΑ   |
|             |                           | additional current with active watchdog; $V_{BAT}$ = 5 V to 14 V;<br>T <sub>vj</sub> = -40 °C to +50 °C                                                                                                                                                                         | [2] | —   | _   | 2   | μA   |
|             |                           | additional current with WAKE1 input pulled down; $V_{BAT} = 5 V$ to 14 V;<br>$V_{WAKE1} = 0 V$ ; $T_{vj} = -40 \degree C$ to +50 $\degree C$                                                                                                                                    | [2] | —   | _   | 2   | μA   |
|             |                           | additional current with WAKE2 input pulled down; $V_{BAT}$ = 5 V to 14 V;<br>V <sub>WAKE2</sub> = 0 V; T <sub>vj</sub> = -40 °C to +50 °C                                                                                                                                       | [2] | —   | _   | 2   | μA   |
|             |                           | NORMAL mode; bus recessive;<br>$V_{BAT} = 10.8 V \text{ to } 28 V;$<br>$V_{LIN} = V_{WAKE1} = V_{WAKE2} = V_{BAT};$<br>$V_{TXD} = V_{WWD} = V_{GPI} = V_{EN} = V_{VCC};$<br>$V_{STBN} = 0 V; I_{VCC} = 0 \mu A;$<br>$T_{vj} = -40 ^{\circ} \text{C to } +150 ^{\circ} \text{C}$ | [2] |     | 1.2 | 1.7 | mA   |

25/39

# **TJA1128**

## LIN mini system basis chip

| Symbol                       | Parameter                                          | Conditions                                                                                       | Min   | Тур  | Max   | Unit |
|------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|------|-------|------|
|                              |                                                    |                                                                                                  |       | 3.5  | 4.2   | mA   |
|                              |                                                    | additional current at low battery; [2] $V_{BAT}$ = 3.8 V to 10.8 V; $T_{vj}$ = -40 °C to +150 °C | —     | 170  | 369   | μA   |
| V <sub>th(det)pon</sub>      | power-on<br>detection threshold                    | V <sub>BAT</sub> rising                                                                          | 4.0   | -    | 4.8   | V    |
| V <sub>th(det)poff</sub>     | power-off<br>detection threshold                   | V <sub>BAT</sub> falling                                                                         | 3.0   | -    | 3.3   | V    |
| V <sub>uvd(LIN)</sub> (WAKE) | LIN and WAKE<br>undervoltage<br>detection voltage  | on pin BAT with $V_{\text{BAT}}$ falling                                                         | 4.0   | -    | 4.5   | V    |
| V <sub>uvr(LIN)</sub> (WAKE) | LIN and WAKE<br>undervoltage<br>recovery voltage   | on pin BAT with $V_{\text{BAT}}$ rising                                                          | 4.5   | _    | 5.0   | V    |
| Vth(config)min               | minimum<br>configuration<br>threshold              | on pin BAT                                                                                       | 10.8  | -    | —     | V    |
| Voltage regula               | ator; pin VCC                                      |                                                                                                  |       |      |       |      |
| V <sub>o</sub>               | output voltage                                     | $V_{O(VCC)nom}$ = 3.3 V; $V_{BAT}$ = 3.8 V to 28 V; $I_{VCC}$ = –70 mA to 0.25 mA                | 3.234 | 3.3  | 3.366 | V    |
|                              |                                                    | $V_{O(VCC)nom}$ = 3.3 V; $V_{BAT}$ = 4.5 V to 28 V; $I_{VCC}$ = –85 mA to 0.25 mA                | 3.234 | 3.3  | 3.366 | V    |
|                              |                                                    | $V_{O(VCC)nom}$ = 3.3 V; $V_{BAT}$ = 3.8 V to 28 V; $I_{VCC}$ < 0.25 mA                          | 3.201 | 3.3  | 3.399 | V    |
|                              |                                                    | $V_{O(VCC)nom}$ = 5.0 V; $V_{BAT}$ = 5.5 V to 28 V; $I_{VCC}$ = –70 mA to 0.25 mA                | 4.9   | 5.0  | 5.1   | V    |
|                              |                                                    | $V_{O(VCC)nom}$ = 5.0 V; $V_{BAT}$ = 6.0 V to 28 V; $I_{VCC}$ = –85 mA to 0.25 mA                | 4.9   | 5.0  | 5.1   | V    |
|                              |                                                    | $V_{O(VCC)nom}$ = 5.0 V; $V_{BAT}$ = 5.5 V to 28 V; $I_{VCC}$ < 0.25 mA                          | 4.85  | 5.0  | 5.15  | V    |
| R <sub>ON(BAT-VCC)</sub>     | ON resistance                                      | V <sub>O(VCC)nom</sub> = 3.3 V; V <sub>BAT</sub> = 3.0 V to 3.8 V                                | —     | —    | 9     | Ω    |
|                              | between pin BAT<br>and pin VCC                     | $V_{O(VCC)nom}$ = 5.0 V; $V_{BAT}$ = 3.0 V to 5.5 V                                              | —     | -    | 9     | Ω    |
| V <sub>uvd(VCC)</sub>        | VCC undervoltage                                   | V <sub>O(VCC)nom</sub> = 3.3 V                                                                   | 2.75  | _    | 3.00  | V    |
| ()                           | detection voltage                                  | $V_{O(VCC)nom} = 5.0 V$                                                                          | 4.2   | _    | 4.6   | V    |
| V <sub>uvr(VCC)</sub>        | VCC undervoltage                                   | V <sub>O(VCC)nom</sub> = 3.3 V                                                                   | 2.875 | _    | 3.135 | V    |
|                              | recovery voltage                                   | V <sub>O(VCC)nom</sub> = 5.0 V                                                                   | 4.35  | _    | 4.75  | V    |
| O(sc)                        | short-circuit output current                       | [2]                                                                                              | -200  | —    | -85   | mA   |
| C <sub>O(VCC)</sub>          | VCC output capacitance                             | MLC capacitor                                                                                    | 375   | 1000 | -     | nF   |
| LIN bus line; p              | oin LIN                                            |                                                                                                  |       | -1   |       |      |
| I <sub>BUS_LIM</sub>         | current limitation<br>for driver dominant<br>state | NORMAL mode; LIN = 00h;<br>$V_{BAT} = V_{LIN} = 18 V$ ; $V_{TXD} = 0 V$                          | 40    | —    | 200   | mA   |

# **TJA1128**

### LIN mini system basis chip

| Symbol                  | Parameter                                                           | Conditions                                                                                                                |     | Min                         | Тур                       | Мах                         | Unit |
|-------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|---------------------------|-----------------------------|------|
| BUS_PAS_dom             | Receiver dominant                                                   | $V_{BAT}$ = 12 V; $V_{LIN}$ = 0 V; LIN driver off                                                                         |     | -1                          | —                         | —                           | mA   |
|                         | input leakage<br>current including<br>LIN slave pull-up<br>resistor | $V_{BAT}$ = 28 V; $V_{LIN}$ = 0 V; LIN driver off                                                                         |     | -1.5                        | -                         | —                           | mA   |
| BUS_PAS_rec             | Receiver recessive input leakage                                    | 5 V < V <sub>BAT</sub> < 18 V; 5 V < V <sub>LIN</sub> < 18 V; V <sub>LIN</sub> $\geq$ V <sub>BAT</sub> ; LIN driver off   |     | _                           | -                         | 20                          | μA   |
|                         | current                                                             | 18 V < V <sub>BAT</sub> < 28 V; 18 V < V <sub>LIN</sub> < 28 V; V <sub>LIN</sub> $\geq$ V <sub>BAT</sub> ; LIN driver off |     | _                           | -                         | 30                          | μA   |
| Ibus_no_gnd             | loss-of-ground current                                              | $V_{BAT}$ = 12 V; $V_{LIN}$ = 0 V to 18 V;<br>$V_{GND}$ = $V_{BAT}$                                                       | [2] | -1000                       | -                         | +10                         | μA   |
| I <sub>BUS_NO_BAT</sub> | loss-of-battery current                                             | V <sub>BAT</sub> = 0 V; V <sub>LIN</sub> = 0 V to 18 V                                                                    |     | _                           | —                         | 30                          | μA   |
| V <sub>BUSdom</sub>     | receiver dominant state                                             | $V_{BAT}$ = 5 V to 28 V                                                                                                   |     |                             | —                         | 0.4 ×<br>V <sub>BAT</sub>   | V    |
| V <sub>BUSrec</sub>     | receiver recessive state                                            | $V_{BAT}$ = 5 V to 28 V                                                                                                   |     | 0.6 ×<br>V <sub>BAT</sub>   | _                         | —                           | V    |
| V <sub>BUS_CNT</sub>    | receiver center voltage                                             | V <sub>BAT</sub> = 5 V to 28 V;<br>V <sub>BUS_CNT</sub> = (V <sub>th_rec</sub> + V <sub>th_dom</sub> ) / 2                | [3] | 0.475 ×<br>V <sub>BAT</sub> | 0.5 ×<br>V <sub>BAT</sub> | 0.525 ×<br>V <sub>BAT</sub> | V    |
| V <sub>HYS</sub>        | receiver hysteresis voltage                                         | V <sub>BAT</sub> = 5 V to 28 V;<br>V <sub>HYS</sub> = (V <sub>th_rec</sub> - V <sub>th_dom</sub> )                        | [3] | _                           | —                         | 0.175 ×<br>V <sub>BAT</sub> | V    |
| V <sub>SerDiode</sub>   | voltage drop at the serial diode                                    | internal pull-up path with R <sub>SLAVE</sub> ;<br>I <sub>SerDiode</sub> = 0.9 mA                                         |     | 0.4                         | 0.7                       | 1.0                         | V    |
| V <sub>O(dom)</sub>     | dominant output<br>voltage                                          | NORMAL mode; LIN = 00h;<br>$V_{BAT}$ = 7.0 V; $V_{TXD}$ = 0 V                                                             |     | _                           | —                         | 1.4                         | V    |
|                         |                                                                     | NORMAL mode; LIN = 00h; $V_{BAT}$ = 18.0 V; $V_{TXD}$ = 0 V                                                               |     | —                           | —                         | 3.6                         | V    |
| R <sub>SLAVE</sub>      | slave resistance                                                    | -                                                                                                                         |     | 20                          | 30                        | 60                          | kΩ   |
| C <sub>LIN</sub>        | capacitance on pin<br>LIN                                           | with respect to ground                                                                                                    | [2] | _                           | _                         | 20                          | pF   |
| Digital input;          | pins EN (SCK), GPI,                                                 | STBN (SCSN), TXD (SDI), WWD                                                                                               |     |                             |                           |                             |      |
| V <sub>th(sw)</sub>     | switching<br>threshold voltage                                      | —                                                                                                                         |     | 0.25 ×<br>V <sub>VCC</sub>  | —                         | 0.75 ×<br>V <sub>VCC</sub>  | V    |
| R <sub>pu</sub>         | pull-up resistance<br>on pin GPI, TXD,<br>WWD                       | _                                                                                                                         |     | 15                          | —                         | 50                          | kΩ   |
| R <sub>pd</sub>         | pull-down<br>resistance on pin<br>EN, STBN                          | _                                                                                                                         |     | 15                          | -                         | 50                          | kΩ   |
| Digital output          | ; pin RXD (SDO)                                                     |                                                                                                                           |     |                             |                           |                             |      |
| V <sub>OL</sub>         | LOW-level output voltage                                            | I <sub>OL</sub> = 2 mA                                                                                                    |     | _                           | _                         | 0.4                         | V    |
| R <sub>pu</sub>         | pull-up resistance                                                  | -                                                                                                                         |     | 8                           | 10                        | 12                          | kΩ   |
| Reset input/o           | utput; pin RSTN                                                     |                                                                                                                           |     |                             |                           | 1                           |      |
| Vt <sub>h(sw)</sub>     | switching<br>threshold voltage                                      |                                                                                                                           |     | 0.25 ×<br>V <sub>VCC</sub>  | _                         | 0.75 ×<br>V <sub>VCC</sub>  | V    |
| V <sub>OL</sub>         | LOW-level output voltage                                            | $V_{VCC}$ = 1.0 V to 5.5 V; external pull-up resistor with $\geq$ 3 k $\Omega$ to $V_{CC}$                                |     | _                           | -                         | 0.2 ×<br>V <sub>VCC</sub>   | V    |
| R <sub>pu</sub>         | pull-up resistance                                                  | —                                                                                                                         |     | 15                          | _                         | 50                          | kΩ   |

TJA1128 Product data sheet

## **TJA1128**

#### LIN mini system basis chip

| Symbol                  | Parameter                                                               | Conditions                                                      |     | Min                        | Тур                       | Мах                        | Unit |
|-------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|-----|----------------------------|---------------------------|----------------------------|------|
| Local wake              | input; pins WAKE1, W                                                    | AKE2                                                            |     |                            |                           |                            |      |
| V <sub>th(sw)</sub>     | switching<br>threshold voltage                                          |                                                                 |     | 0.25 ×<br>V <sub>BAT</sub> | 0.5 ×<br>V <sub>BAT</sub> | 0.75 ×<br>V <sub>BAT</sub> | V    |
| V <sub>hys(i)</sub>     | input hysteresis voltage                                                | _                                                               |     | 0.1 ×<br>V <sub>BAT</sub>  | —                         | _                          | V    |
| l <sub>i</sub>          | Input current                                                           | LCxWKE > 0h; $V_{BAT}$ = 12 V;<br>$V_{WAKE}$ = 0 V to $V_{BAT}$ |     | -1                         | —                         | +1                         | μA   |
| High-voltag             | e multipurpose output                                                   | ; pin HVMPO                                                     |     |                            |                           |                            |      |
| V <sub>OL</sub>         | LOW-level output voltage                                                | HVMPO on; I <sub>HVMPO</sub> = 0.8 mA                           |     | _                          | —                         | 0.4                        | V    |
| I <sub>LO</sub>         | output leakage current                                                  | HVMPO off; $V_{BAT}$ = 12 V;<br>$V_{HVMPO}$ = 0 V to 28 V       |     | —                          | _                         | 1                          | μA   |
| Temperatur              | e protection                                                            | '                                                               |     |                            |                           |                            |      |
| T <sub>th(act)otp</sub> | overtemperature<br>protection<br>activation<br>threshold<br>temperature | _                                                               | [2] | 155                        | 165                       | 175                        | °C   |
| T <sub>th(rel)otp</sub> | overtemperature<br>protection<br>release threshold<br>temperature       | _                                                               | [2] | 130                        | 140                       | 150                        | °C   |

All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.
 Not tested in production; guaranteed by design.
 V<sub>th\_dom</sub>: receiver threshold of the recessive to dominant LIN bus edge. V<sub>th\_rec</sub>: receiver threshold of the dominant to recessive LIN bus edge.

## **10** Dynamic characteristics

#### Table 19. Dynamic characteristics

 $V_{BAT}$  = 3.0 V to 28 V;  $T_{vj}$  = -40 °C to +150 °C;  $R_{L(LIN-BAT)}$  = 500  $\Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT}$  = 12 V and  $T_{vj}$  = 25 °C; unless otherwise specified.<sup>[1]</sup>

| Symbol                             | Parameter                                                                   | Conditions                                                                                                                                                                                                       |             | Min   | Тур | Max   | Unit |
|------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-----|-------|------|
| Supply; pi                         | n BAT                                                                       |                                                                                                                                                                                                                  |             |       |     |       |      |
| t <sub>startup</sub> start-up time | start-up time                                                               | from OFF mode until CONFIG and STANDBY mode; RSTTIM = 0 ; $C_{VCC}$ = 1 $\mu$ F                                                                                                                                  |             |       |     | 5.7   | ms   |
|                                    | from OFF mode until STANDBY mode; RSTTIM = 1 ; C <sub>VCC</sub> = 1 $\mu$ F |                                                                                                                                                                                                                  | —           | —     | 2.1 | ms    |      |
| Voltage re                         | gulator; pin VCC                                                            |                                                                                                                                                                                                                  |             |       |     |       |      |
| t <sub>d(uvd)</sub>                | undervoltage                                                                | NORMAL mode ; V <sub>VCC</sub> falling                                                                                                                                                                           |             | 15    |     | 30    | μs   |
|                                    | detection delay time                                                        | STANDBY mode ; $V_{VCC}$ falling                                                                                                                                                                                 |             | 15    | -   | 55    | μs   |
| LIN transn                         | nitter; pins LIN, TX                                                        | D                                                                                                                                                                                                                |             |       |     |       |      |
| d1                                 | duty cycle 1                                                                |                                                                                                                                                                                                                  | [2] [3] [4] | 0.396 | _   | -     |      |
|                                    |                                                                             | $ \begin{split} & V_{th(rec)(max)} = 0.665 \text{ x } V_{BAT}; \\ & V_{th(dom)(max)} = 0.499 \text{ x } V_{BAT}; \\ & t_{bit} = 50  \mu\text{s};  V_{BAT} = 5 \text{ V } \text{ to } 7 \text{ V} \end{split} $   | [2] [3] [4] | 0.396 | -   | _     |      |
| d2                                 | duty cycle 2                                                                | $\begin{split} & V_{th(rec)(min)} = 0.442 \text{ x } V_{BAT}; \\ & V_{th(dom)(min)} = 0.284 \text{ x } V_{BAT}; \\ & t_{bit} = 50  \mu\text{s};  V_{BAT} = 7.6 \text{ V } \text{ to } 28 \text{ V} \end{split}$  | [2] [3] [5] |       | -   | 0.581 |      |
|                                    |                                                                             | $\begin{split} & V_{th(rec)(min)} = 0.496 \text{ x } V_{BAT}; \\ & V_{th(dom)(min)} = 0.361 \text{ x } V_{BAT}; \\ & t_{bit} = 50  \mu\text{s};  V_{BAT} = 5.6 \text{ V } \text{ to } 7.6 \text{ V} \end{split}$ | [2] [3] [5] |       | -   | 0.581 |      |
| d3                                 | duty cycle 3                                                                |                                                                                                                                                                                                                  | [2] [3] [4] |       | -   | _     |      |
|                                    |                                                                             | $\begin{split} V_{th(rec)(max)} &= 0.665 \text{ x } V_{BAT}; \\ V_{th(dom)(max)} &= 0.499 \text{ x } V_{BAT}; \\ t_{bit} &= 96  \mu\text{s};  V_{BAT} = 5 \text{ V } \text{ to } 7 \text{ V} \end{split}$        | [2] [3] [4] | 0.417 | -   | _     |      |
| d4                                 | duty cycle 4                                                                | $\begin{split} & V_{th(rec)(min)} = 0.389 \text{ x } V_{BAT}; \\ & V_{th(dom)(min)} = 0.251 \text{ x } V_{BAT}; \\ & t_{bit} = 96 \ \mu\text{s}; \ V_{BAT} = 7.6 \ V \ to \ 28 \ V \end{split}$                  | [2] [3] [5] | —     | -   | 0.590 | -    |
|                                    |                                                                             | $\begin{split} &V_{th(rec)(min)} = 0.496 \text{ x } V_{BAT}; \\ &V_{th(dom)(min)} = 0.361 \text{ x } V_{BAT}; \\ &t_{bit} = 96  \mu\text{s};  V_{BAT} = 5.6 \text{ V } \text{ to } 7.6 \text{ V} \end{split}$    | [2] [3] [5] | _     | -   | 0.590 | -    |
| t <sub>to(dom)</sub> TXD           | TXD dominant time-out                                                       | timer started at falling edge on TXDx                                                                                                                                                                            |             | 6     | -   | 8     | ms   |

## **TJA1128**

LIN mini system basis chip

| Symbol                         | Parameter                                 | Conditions                                                     | Min  | Тур | Мах  | Unit |
|--------------------------------|-------------------------------------------|----------------------------------------------------------------|------|-----|------|------|
| LIN receive                    | r; pins LIN, RXD                          |                                                                | ,    |     |      |      |
| t <sub>rx_pd</sub>             | receiver<br>propagation delay             | rising and falling edge                                        | _    | _   | 6    | μs   |
| t <sub>rx_sym</sub>            | receiver<br>propagation delay<br>symmetry | rising edge with respect to falling edge                       | -2   | _   | +2   | μs   |
| wake(dom)LIN                   | LIN dominant<br>wake-up time              |                                                                | 30   | 80  | 150  | μs   |
| t <sub>d(RXD)</sub>            | RXD delay time                            | STANDBY mode or GOTOSLP mode                                   | —    | —   | 10   | μs   |
| Mode trans                     | ition; pins STBN, E                       | N                                                              | 1    |     |      |      |
| t <sub>deglitch</sub>          | deglitch time                             |                                                                | 3.6  | _   | 10   | μs   |
| t <sub>su</sub>                | set-up time                               | NORMAL mode and PORT mode                                      | 30   | _   | _    | μs   |
|                                |                                           | STANDBY mode                                                   | 50   | _   | _    | μs   |
| t <sub>h</sub>                 | hold time                                 | NORMAL mode and PORT mode                                      | 30   | _   | _    | μs   |
|                                |                                           | STANDBY mode                                                   | 50   | _   | _    | μs   |
| t <sub>d(stb)</sub>            | standby mode<br>delay time                |                                                                | -    | —   | 25   | μs   |
| d(port)                        | port mode delay<br>time                   |                                                                | _    | _   | 50   | μs   |
| t <sub>d(norm)</sub>           | normal mode delay<br>time                 |                                                                | -    | _   | 50   | μs   |
| t <sub>init(norm)</sub>        | LIN initialization time                   |                                                                | -    | _   | 50   | μs   |
| t <sub>to(gotoslp)</sub>       | gotoslp mode time-<br>out                 |                                                                | 0.9  | _   | 1.1  | ms   |
| t <sub>d(conf)</sub>           | config mode delay<br>time                 |                                                                | _    | _   | 25   | μs   |
| Local wake                     | input; pins WAKE1                         | , WAKE2                                                        |      |     |      |      |
| t <sub>wake</sub>              | wake-up time                              |                                                                | 45   | _   | 95   | μs   |
| t <sub>init(wake)</sub>        | wake initialization time                  | after rising $V_{BAT} > V_{uvr(LIN)(WAKE)}$                    | _    | _   | 80   | μs   |
| t <sub>d(WAKE-</sub><br>RXDL)  | WAKE to RXD<br>LOW delay time             | STANDBY mode or GOTOSLP mode;<br>after wake-up event detection | _    | —   | 110  | μs   |
| High-voltag                    | ge multipurpose out                       | put; pin HVMPO                                                 |      | 1   |      |      |
| per(cyclicwk)                  | cyclic wake period                        | WKBPER = 0                                                     | 14.4 | 16  | 17.6 | ms   |
|                                | time                                      | WKBPER = 1                                                     | 57.6 | 64  | 70.4 | ms   |
| set(cyclicwk)                  | cyclic wake settle                        | WKBSET = 0                                                     | 62   | 70  | 78   | μs   |
|                                | time                                      | WKBSET = 1                                                     | 120  | 134 | 149  | μs   |
| t <sub>d(GPI-</sub><br>HVMPO)  | GPI to HVMPO<br>delay time                | MPOMOD = 1h                                                    | -    | _   | 4    | μs   |
| t <sub>d(limp-</sub><br>HVMPO) | limp to HVMPO<br>delay time               | MPOMOD = 3h                                                    | -    | _   | 60   | μs   |

TJA1128 Product data sheet

### LIN mini system basis chip

| Symbol                         | Parameter                                        | Conditions                     | Min                    | Тур | Max            | Unit |
|--------------------------------|--------------------------------------------------|--------------------------------|------------------------|-----|----------------|------|
| PORT mod                       | le; pins TXD, RXD                                |                                |                        |     |                |      |
| t <sub>init(TXD)H</sub>        | HIGH-level TXD initialization time               | PORT mode                      | 30                     | —   |                | μs   |
| t <sub>bit(TXD)</sub>          | TXD bit time                                     | PORT mode                      | 30                     | —   | _              | μs   |
| t <sub>pd(TXD-RXD)</sub>       | TXD to RXD<br>propagation delay<br>time          | PORT mode                      | _                      |     | 16             | μs   |
| t <sub>sym(TXD-</sub><br>RXD)  | TXD to RXD<br>propagation delay<br>symmetry time | PORT mode                      | -2                     |     | +2             | μs   |
| Serial perij                   | oheral interface timi                            | ng; pins EN (SCK), STBN (SCSN) | , TXD (SDI), RXD (SDO) |     | 1              |      |
| t <sub>cy(clk)</sub>           | clock cycle time                                 |                                | 10                     | _   | _              | μs   |
| t <sub>SPILEAD</sub>           | SPI enable lead time                             |                                | 500                    | -   | _              | ns   |
| t <sub>SPILAG</sub>            | SPI enable lag time                              |                                | 500                    | —   | _              | ns   |
| t <sub>clk(H)</sub>            | clock HIGH time                                  |                                | 5                      | —   | —              | μs   |
| t <sub>clk(L)</sub>            | clock LOW time                                   |                                | 5                      | —   | _              | μs   |
| t <sub>su(D)</sub>             | data input set-up<br>time                        |                                | 500                    | —   | —              | ns   |
| t <sub>h(D)</sub>              | data input hold time                             |                                | 500                    | _   | —              | ns   |
| t <sub>v(Q)</sub>              | data output valid<br>time                        |                                | _                      | —   | 1              | μs   |
| t <sub>WH(S)</sub>             | chip select pulse<br>width HIGH                  |                                | 20                     |     | —              | μs   |
| t <sub>d(SCKL-</sub><br>SCSNL) | delay time from<br>SCK LOW to<br>SCSN LOW        |                                | 500                    |     | -              | ns   |
| Watchdog;                      | pin WWD                                          | I                              |                        |     |                |      |
| t <sub>deglitch</sub>          | deglitch time                                    |                                | 3.6                    | _   | 10             | μs   |
| t <sub>trig(wd)</sub> low      | watchdog trigger<br>low time                     |                                | 60                     | -   | -              | μs   |
| t <sub>trig(wd)1</sub>         | watchdog trigger<br>time 1                       |                                | 0.45×<br>WDPER         | -   | 0.55×<br>WDPER | ms   |
| t <sub>trig(wd)2</sub>         | watchdog trigger<br>time 2                       |                                | 0.9×<br>WDPER          | -   | 1.1×<br>WDPER  | ms   |
| Reset; pin                     | RSTN                                             |                                |                        |     |                |      |
| t <sub>w(rst)</sub>            | reset pulse width                                | RSTTIM = 0                     | 3.6                    | 4   | 4.4            | ms   |
|                                | time                                             | RSTTIM = 1                     | 600                    | 700 | 800            | μs   |
| t <sub>d(MTPNV)rst</sub>       | reset MTPNVM restore delay time                  | RESET mode                     | 0.9                    | 1   | 1.1            | S    |

## **TJA1128**

LIN mini system basis chip

| Symbol                   | Parameter     | Conditions                                       | Min | Тур | Max | Unit |
|--------------------------|---------------|--------------------------------------------------|-----|-----|-----|------|
| MTP nonvo                | latile memory |                                                  |     |     |     |      |
| t <sub>prog(MTPNV)</sub> |               | propagation delay from CONFIG mode to RESET mode |     |     | 80  | ms   |

Parameters not tested in production; guaranteed by design. [1]

[2] [3] [4] Bus load conditions:  $C_{LIN}$  = 1 nF and  $R_{LIN}$  = 1 kΩ;  $C_{LIN}$  = 6.8 nF and  $R_{LIN}$  = 660 Ω;  $C_{LIN}$  = 10 nF and  $R_{LIN}$  = 500 Ω

See timing diagram in Figure 11

Equation 1

$$\delta 1, \delta 3 = \frac{t_{bus(rec)(\min)}}{2 \times t_{bit}}$$

[5] Equation 2

$$\delta 2, \delta 4 = \frac{t_{bus(rec)(max)}}{2 \times t_{bit}}$$



LIN mini system basis chip



## **11** Application information



### 11.1 Typical application diagram

#### 11.2 ESD robustness according to LIN EMC test specification

ESD robustness (IEC 61000-4-2) has been tested by an external test house according to the LIN EMC test specification (part of Conformance Test Specification Package for LIN 2.1, October 10th, 2008). The test report is available on request.

#### LIN mini system basis chip

|     |                                                                             |       | omounom |
|-----|-----------------------------------------------------------------------------|-------|---------|
| Pin | Test configuration                                                          | Value | Unit    |
| LIN | No capacitor connected to LIN pin                                           | ±10   | kV      |
|     | 220 pF capacitor connected to LIN pin                                       | ±11   | kV      |
| BAT | series diode and 47 nF and 22 $\mu\text{F}$ capacitors connected to pin BAT | > 15  | kV      |

Table 20. ESD robustness (IEC 61000-4-2) according to LIN EMC test specification

## 12 Packaging

#### 12.1 Package outline

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <u>www.nxp.com</u> and perform a keyword search for the drawing's document number.

#### Table 21. Package outline

| Package      | Package outline drawing number |
|--------------|--------------------------------|
| 14 pin HVSON | SOT1086-2                      |

#### LIN mini system basis chip



Figure 14. Package outline

## **13 Revision history**

#### Table 22. Revision history

| Document ID | Release date | Data sheet status  | Change notice | Supercedes |
|-------------|--------------|--------------------|---------------|------------|
| TJA1128 v.1 | 20180329     | Product data sheet |               | —          |

TJA1128 Product data sheet © NXP B.V. 2018. All rights reserved.

## 14 Legal information

### 14.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

Please consult the most recently issued document before initiating or completing a design. [1]

The term 'short data sheet' is explained in section "Definitions".

[2] [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 14.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 14.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

All information provided in this document is subject to legal disclaimers.

TJA1128

#### LIN mini system basis chip

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, and (b) whenever customer uses the product is applications beyond NXP

Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **Tables**

| Ordering information                       |                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview of TJA1128 SBC family             |                                                                                                                                                                                                                                                                                                    |
| Pin description4                           |                                                                                                                                                                                                                                                                                                    |
| PORT mode capture and status information 8 |                                                                                                                                                                                                                                                                                                    |
| Register map overview12                    |                                                                                                                                                                                                                                                                                                    |
| System register (address 10h)13            |                                                                                                                                                                                                                                                                                                    |
| Wake register (address 11h)13              |                                                                                                                                                                                                                                                                                                    |
| LDO register (address 12h)14               |                                                                                                                                                                                                                                                                                                    |
| LIN register (address 13h)14               |                                                                                                                                                                                                                                                                                                    |
| Watchdog register (address 14h)14          |                                                                                                                                                                                                                                                                                                    |
| HVMPO register (address 15h)15             |                                                                                                                                                                                                                                                                                                    |
| MTPNV status (address 31h)17               |                                                                                                                                                                                                                                                                                                    |
|                                            | Overview of TJA1128 SBC family3Pin description4PORT mode capture and status information8Register map overview12System register (address 10h)13Wake register (address 11h)13LDO register (address 12h)14LIN register (address 13h)14Watchdog register (address 14h)14HVMPO register (address 15h)15 |

#### Tab. 13. MTPNV CRC (address 30h) .....17 Tab. 14. Tab. 15. Tab. 16. Tab. 17. Tab. 18. Tab. 19. Tab. 20. ESD robustness (IEC 61000-4-2) according Tab. 21.

## **Figures**

| Fig. 1. | Block diagram                                 | . 3 |
|---------|-----------------------------------------------|-----|
| Fig. 2. | Pin configuration diagram                     | . 4 |
| Fig. 3. | System controller state diagram               | .6  |
| Fig. 4. | Serial data format in PORT mode               | .7  |
| Fig. 5. | RXD (SDO) output after transition to PORT     |     |
|         | mode                                          | 10  |
| Fig. 6. | SDO (RXD) output after SCSN (STBN) turns      |     |
|         | to HIGH-level                                 | 11  |
| Fig. 7. | SPI data structure for a write operation (24- |     |
|         | bit)                                          | 12  |

| Fig. 8.  | Principle of remote wake-up via LIN bus during SLEEP mode | 21 |
|----------|-----------------------------------------------------------|----|
| Fig. 9.  | Principle of remote wake-up via LIN bus                   |    |
|          | during GOTOSLP and STANDBY mode                           | 21 |
| Fig. 10. | Cyclic bias timing with HVMPO                             | 23 |
| Fig. 11. | Timing diagram of LIN duty cycle                          | 32 |
| Fig. 12. | SPI timing diagram                                        | 33 |
| Fig. 13. | Typical application diagram                               | 33 |
| Fig. 14. | Package outline                                           | 35 |