# TLE7242-2G

## 4 Channel Fixed Frequency Constant Current Control IC

## Automotive Power



Never stop thinking



#### **Table of Contents**

## <span id="page-1-0"></span>**Table of Contents**





## **4 Channel Fixed Frequency Constant Current Control IC**

**TLE7242-2G**



## <span id="page-2-0"></span>**1 Overview**

#### <span id="page-2-1"></span>**1.1 Features**

- Low side constant current control pre-driver integrated circuit
- Four independent channels
- Output current programmable with 11 bit resolution
	- Current range = 0 to 1.2A (typ) with a 0.2  $\Omega$  sense resistor
	- Resolution = 0.78125 mA/bit (typ) with a 0.2  $\Omega$  sense resistor
	- +/- 2% full scale error over temperature when autozero is used
- Programmable PWM frequency via SPI from approximately 50 Hz to 4 KHz (typ)
- Programmable KP and KI coefficients for the PI controller for each channel
- Programmable Transient Mode of operation to reduce settling time when large changes in the current set point are commanded.
- Programmable superimposed dither.
	- Dither programmed by setting a dither step size and the number of PWM periods in each dither period
	- Programmed via the SPI interface
	- The dither for each channel can be enabled and programmed independently
- Programmable synchronization of the PWM control signals.
	- Phase delay time set via the SPI interface
	- Synchronization initiated via signal at the PHASE\_SYNC input pin.
	- Channels within one device and between multiple devices can be synchronized.
- Each channel can be configured to function as a simple on/off predriver or a constant current predriver via SPI
- Interface and Control
	- 32 Bit SPI (Serial Peripheral Interface) Slave only
	- ENABLE pin to disable all channels or freeze all channels
	- Active low RESET\_B pin resets internal registers to their default state and disables all channels.
	- Open drain FAULT pin can be programmed to transition low when various faults are detected.
	- 5.0V and 3.3V logic compatible I/O
- **Protection** 
	- Over current shutdown monitored at POSx pin.
	- Programmable over current threshold
	- Programmable over current delay time
	- Programmable over current retry time
	- Battery pin (BAT) overvoltage shutdown.
- **Diagnostics** 
	- Over current





**PG-DSO-28**



#### **Overview**

- Open load in on state
- Open load in off state
- Short to ground
- Test complete bit indicates that fault detection test has completed
- Control loop monitor capabilities
	- The average current measurement over the last completed PWM cycle of each channel can be accessed via SPI.
	- The PWM duty cycle of each channel can be accessed via SPI
- The auto zero values used to null the offsets of the input amplifiers can be accessed via SPI
- Required External Components:
	- N-Channel Logic level (5V) MOSFET transistor with typical Ron  $\leq 100$  m $\Omega$  (e.g. BSO604NS2)
	- Recirculation diode (ultrafast)
	- Sense resistor (0.2 $\Omega$  for 1.2A average output current range)
- Green Product (RoHS compliant)
- AEC Qualified

## <span id="page-3-0"></span>**1.2 Applications**

- Variable Force Solenoids (e.g. automatic transmission solenoids)
- Other constant current solenoids
	- Idle Air Control
	- Exhaust Gas Recirculation
	- Vapor Management Valve
	- Suspension Control

## <span id="page-3-1"></span>**1.3 General Description**

The TLE7242 2G IC is a four channel low-side constant current control predriver IC. Each channel can be configured to function either in on/off mode or in constant current mode by setting the appropriate MODE bit in SPI message #7.

## <span id="page-3-2"></span>**1.3.1 On / Off Mode Operation**

For On/Off operation, the POSx and NEGx pins must be connected to the circuit in either of the configurations shown in **[Figure 1](#page-4-1)**. If the sense resistor is included, the load current can be monitored by the microcontroller via a SPI command. The open load in on state fault detection feature is disabled in on/off mode.

*Note: An external flyback clamp is required in this configuration otherwise the IC may be damaged.*



## **TLE7242-2G**

#### **Overview**



<span id="page-4-1"></span>

### <span id="page-4-0"></span>**1.3.2 Constant Current Mode Operation**

During constant current operation, the POSx and NEGx pins must be connected to the circuit in the configuration shown in **[Figure 2](#page-4-2)**.

*Note: An external recirculation diode is required in this configuration otherwise the IC may be damaged.*



<span id="page-4-2"></span>**Figure 2 External Circuit Diagram for Constant Current Mode Operation**

The constant current control circuit can operate in two modes; steady state mode and transient mode.

#### **Steady-State Mode**

During steady-state operation, the PWM control signal driven at the OUTx pin is controlled by the control loop shown in **[Figure 3](#page-5-0)**. The PWM Frequency is programmed via the SPI message # 1. In this message the main period divider, N, can be set to any value between 79 and 214 -1. The equation for calculating the PWM frequency is:

$$
F_{\scriptscriptstyle PWM} = \frac{F_{\scriptscriptstyle CLK}}{32*N}
$$



#### **Overview**

The 11 bit Current Set Point is programmed via the SPI message #3. The equation for calculating the current setpoint is:

$$
Current_{setpoint} [mA] = \frac{setpoint(11bit)}{2^{11}} * \frac{320}{R_{SENSE}}
$$

The Proportional coefficient (KP) and the Integral coefficient (KI) of the control loop are programmed in SPI message #5. The KP and KI values should be set to values that result in the desired transient response of the control loop. The duty cycle of the OUTx pin can be calculated from the difference equations:

*PutyCycle* 
$$
(k) = KP * \frac{Rsense}{1.28 * N} * error (k - 1) + INT (k)
$$
  
*INT*  $(k) = KI * \frac{Rsense}{1.28 * N} * error (k - 1) + INT (k - 1)$ 

where error is the difference between the commanded average current and measured average current in units of Amps.

where k indicates the integral number of PWM periods that have elapsed since current regulation was initiated.



<span id="page-5-1"></span><span id="page-5-0"></span>**Figure 3 Control Loop - Steady-State Mode**

#### Auto Zero

When a channel is configured for constant current operation and the current set point is 000h for 256 consecutive PWM periods, an autozero sequence is initiated. The autozero sequence will measure the offset of the current



#### **Overview**

measurement amplifiers. If the autozero function is enabled in SPI message #7, then the measured offset will be subtracted from the A/D converter output as shown in **[Figure 3](#page-5-0)** when the current set point is greater than 0.

#### Dither

A triangular dither waveform can be superimposed on the current set point by setting the Dither Enable bit in SPI message #3. The amplitude and frequency of the dither waveform are programmed for each channel via SPI messages #3 and #4. See the SPI message section for details.

The first programmed value is the step size of the dither waveform which is the number of bits added or subtracted from the setpoint per PWM period. One LSb of the dither step size is 1/16 the magnitude of the nominal setpoint current value. The second programmed value is the number of steps in one quarter of the dither waveform.

When dither is enabled, a new dither amplitude setting, a new dither frequency setting, or a dither disable command will not be activated until the current dither cycle has completed - see **[Figure 4](#page-6-0)**. The dither cycle is completed on the positive zero crossing of the dither waveform. A change in the setpoint current, however, is activated at the start of the next PWM period.



<span id="page-6-0"></span>**Figure 4 New Dither Values Programmed and the Resultant Waveform Timing**

Note: the actual dither waveform is attenuated and phase shifted according to the frequency response of the control loop.

If a channel enters transient mode operation while the dither waveform is active, the dither wave-form will pause until transient mode is exited.

#### **Transient Mode**

When a large change in the current set point occurs, the device can be programmed to enter transient mode of operation. The setpoint change threshold required to initiate transient mode can be programmed in SPI message #6. The purpose of this mode of operation is to reduce the transition time of the load current after a large change in setpoint. In this mode of operation the OUTx pin signal is controlled by the state machine shown in **[Figure 5](#page-7-0)**. The control method in this mode is similar to hysteretic control, the OUTx signal transitions high or low based on the immediate value of the measured output current. The PWM frequency is not fixed in this mode of operation. The device will automatically switch from transient mode of operation to steady state operation at the start of the first PWM period after the new set point has been reached.



## **TLE7242-2G**

#### **Overview**



<span id="page-7-0"></span>

A typical current waveform during transient mode operation is shown in **[Figure 6](#page-7-1)**. Starting from a set point I, the new set point II is accepted a short time after the rising edge on CS\_B. The OUTx pin remains high until the measured load current has reached the new set point. The OUTx pin is then toggled on and off to maintain the load current near the new set point until the next PWM period begins. The device will then switch back to steady state control and the OUTx pin will be controlled by the control loop shown in **[Figure 3](#page-5-0)**.

During the transition from transient mode operation to steady state operation, the integrator is pre-loaded with a SPI programmable value. This value should be chosen to give an initial PWM duty cycle approximately equal to the duty cycle required to regulate the load current at the new set point.



<span id="page-7-1"></span>



**Block Diagram**

## <span id="page-8-0"></span>**2 Block Diagram**



**Figure 7 Block Diagram**



**Pin Configuration**

## <span id="page-9-0"></span>**3 Pin Configuration**

## <span id="page-9-1"></span>**3.1 Pin Assignment**



#### **Figure 8 Pin Configuration**

## <span id="page-9-2"></span>**3.2 Pin Definitions and Functions**





**Pin Configuration**





## <span id="page-11-0"></span>**4 General Product Characteristics**

#### <span id="page-11-1"></span>**4.1 Maximum Ratings**

#### **Absolute Maximum Ratings 1)**

 $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



1) Not subject to production test, specified by design.

2) ESD Susceptability HBM according to EIA/JESD 22-A 114B

3) ESD Susceptability CDM according to EIA/JESD22-C101

*Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

*Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.*



#### **General Product Characteristics**

### <span id="page-12-0"></span>**4.2 Functional Range**

 $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



*Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.*

#### <span id="page-12-1"></span>**4.3 Thermal Resistance**

 $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



1) Specified  $R_{thJA}$  value according to natural convestion on FR4 2s0p board; The Product (Chip + Package) was simulated on a 60.0 X 45.0 X1.5 mm board (2 X 70um).



## <span id="page-13-0"></span>**Functional Description and Electrical Characteristics 5 Functional Description and Electrical Characteristics**

*Note: The listed characteristics are ensured over the operating range of the integrated circuit.*

*Typical characteristics specify mean values expected over the production spread. If not otherwise specified,*   $t$ ypical characteristics apply at  $T_{\rm A}$  = 25  $^{\rm o}$ C and the given supply voltage.

### <span id="page-13-1"></span>**5.1 Supply and Reference**

The device includes a power-on reset circuit. This feature will disable the channels and reset the internal registers to their default values when the voltage on V5A and/or V5D are below their respective reset thresholds.

The V5D pin and GND D pin are the supply and ground pins for the digital circuit blocks and the OUTx pin driver circuits. The current through these pins contain high frequency components. Decoupling with ceramic capacitors and careful PCB layout are required to obtain good EMC performance.

The V5A pin and GND\_A pin are the supply and ground pins for the analog circuit blocks.

The V\_SIGNAL pin supplies the SPI output pin (SO) and is the source voltage for the pull up currents on the CS\_B and RESET\_B pins. V\_SIGNAL should be connected to the I/O supply of the microcontroller (3.3V or 5.0V).

The BAT pin is an input pin used to detect over voltage faults. This pin is not a power supply input. A series resistor should be connected between this pin and the solenoid supply voltage for transient protection.

#### **Electrical Characteristics:**

V5D = 4.75V to 5.25V, Vbat = 5.5V to 42V,  $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



1) Not subject to production test, specified by design.



### <span id="page-14-0"></span>**5.2 Input / Output**

All digital inputs are compatible with 3.3 V and 5 V I/O logic levels. The supply voltage for the SPI output SO is the V\_SIGNAL pin. All digital inputs are pulled to a known state by a weak internal current source or current sink when not connected. However, unused digital input pins should be connected to ground or to V\_SIGNAL (according to the desired functionality) by an external connection or resistor. All input pin weak internal current sources are supplied by the V\_SIGNAL pin.

The RESET\_B pin is an active low input pin. When this pin is low, all channels are off, and all internal registers are reset to their default states. The device must be held in reset by an external source until all the power supplies have stabilized. The IC contains an internal power on and undervoltage reset which becomes active when V5D or V5A fall below the undervoltage reset threshold (VUVA, VUVD).

The ENABLE pin is an active high input pin which must be held high for normal operation of the device. When this pin is held low all channels are either turned off or will remain in the last state, depending on how the enable behavior of the channel is programmed via SPI. The default condition is that all channels are turned off when the ENABLE pin is low.

The CLK pin is the main clock input for the device. The input thresholds are compatible with 3.3 V and 5.0 V logic levels. No synchronization is required between the clock signal connected to the CLK pin and the SPI clock signal (SCK). All frequencies of operation (PWM signals, A/D sampling, diagnostics, etc.) are based on this clock input. Also, this clock is required in order for the device to accept and respond to SPI messages.



**Figure 9 CLK Timing Diagram**

The PHASE\_SYNC pin is an input pin that can be used by the microcontroller to synchronize the PWM control signals of multiple channels. The desired phase delay between the rising edge of the signal applied to the PHASE\_SYNC pin and the rising edge of the PWM signal of each channel can be programmed independently via SPI message #2. The equation for calculating the offset is:

$$
T_{offset} = \frac{PhaseSynchOffset}{32 * F_{PWM}}
$$

Each time the phase sequence occurs, the IC will latch a bit which is reported via the response to SPI message #11. (See SPI interface section for bit/message location.) This latch is cleared when the message is read.

*Note: The PWM periods are restarted when a rising edge is detected on the PHASE\_SYNC pin. A periodic pulse train on this pin will disturb the current regulation.*





#### **Figure 10 Phase Synchronization Diagram**

The TEST pin is an input pin that is used during IC level test. This pin should be connected directly to ground for normal device operation.

The FAULT pin is an open drain output pin. This pin will be pulled low by the device when an unmasked fault has been detected. The fault masks are programmed via SPI message #7.

#### **Electrical Characteristics:**

V5D = 4.75V to 5.25V, Vbat = 5.5V to 42V,  $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



#### <span id="page-15-0"></span>**5.3 Diagnostics**

The TLE7242 2G includes both on-state and off-state diagnostics. On-state diagnostics are active when the OUTx pin is driven high and off-state diagnostics are active when the OUTx pin is driven low. A detected fault can be used to activate the open drain FAULT pin on the IC. This pin can be used to interrupt the microcontroller when a



fault is detected. Certain faults can be prevented from activating the FAULT pin by setting the fault mask register in SPI message #7.

Once a fault is detected it is latched into the FAULT register. The microcontroller can access the FAULT register by sending SPI message #9.

If the RESET\_B line transitions high-to-low, a RL bit is latched into the FAULT register. The register is cleared after it is read from the SPI. The RL bit in the FAULT register will not be set again until the next high-to-low transition occurs on the RESET\_B pin.

If the ENABLE pin voltage is low, the ENL bit is latched in the FAULT register. The ENL bit is cleared when the ENABLE pin returns to a high state and the FAULT register is accessed by SPI message #9.

The diagnostic delay timers for the on-state and off-state diagnostic functions are derived from the master clock signal applied to the pin CLK using a programmable predivider. This predivider is programmable by the DT1 and DT0 bits in SPI message #7.

| DT <sub>1</sub> | DT <sub>0</sub> | Pre-divider | <b>Tested Timer and Fault Detection Timer</b><br>Period. |                          |
|-----------------|-----------------|-------------|----------------------------------------------------------|--------------------------|
|                 |                 |             |                                                          |                          |
|                 |                 |             | $F_{\rm{Cl K}}$ =20 MHz                                  | F <sub>CLK</sub> =40 MHz |
|                 |                 | 128         | 64 µsec                                                  | 32 µsec                  |
|                 |                 | 192         | 96 µsec                                                  | $48 \mu$ sec             |
|                 |                 | 192         | 96 µsec                                                  | 48 µsec                  |
|                 |                 | 256         | $128 \mu$ sec                                            | $64$ $\mu$ sec           |

**Table 1 Timebase for Diagnostics**

$$
t_{DIAG\_PERIOD} = \frac{n_{\text{fault}} * \text{predict}}{F_{\text{CLK}}} \qquad 9 \le n_{\text{fault}} \le 10
$$

Three fault types in 4 different fault bits are defined: The fault bit is 1 if the fault is detected.

#### **Table 2 Diagnostic Flags / Bits**



*Note: In order to differentiate between a Short to Ground Failure and an Open Load Failure, the channel must be turned off (setpoint = 0ma).*

#### **Tested Diagnostic Bits**

The tested bits allow the distinction between a true No Fault and a No Fault due to an untested state (the detection interval has yet to occur). For instance when the calculated duty cycle is too low to complete the short to battery test.



Two fault tested bits are defined:

The tested bit is set to 1 when the fault test has completed successfully.

#### **Table 3 Diagnostics Tested Bits / Flags**



Each fault type can be described by the two bits: FAULT and TESTED.

#### **Table 4 FAULT vs. TESTED Bits Matrix and Interpretation**





**Figure 11 Diagnostic Block Diagram**



### <span id="page-18-0"></span>**5.3.1 On-State Diagnostics**

When the OUTx pin transitions high, the fault timers are cleared to 0 and the tested timer starts. If the tested timer expires, the Bit SB-T (in the SPI register #9) is set to 1. If the OUTx pin transitions low, the tested timer is cleared and then used for the off-state diagnostics.

If the analog SB fault signal (SB-FA) changes to 1, the fault filter timer starts. If the fault filter timer expires, the digitally filtered SB fault signal (SB-FD) is set to one. If SB-FA changes to 0, SB-FD changes immediately to 0 and the filter timer is cleared to 0.

A SB-FD=1 and SB-T=1 switches off the OUTx signal and the SB-F bit in the FAULT register will be set. The OUTx pin remains in the off state until the fault retry PWM period counter expires.

If the SPI fault register is read, then the SB-F bit and the SB-FT bit in the FAULT register are cleared. Also, the tested timer is cleared to 0.

The Short to Battery (SB) detection functions in both on/off and constant current mode. The SG-FD and OL-OFF-FD signals are held to 0 while the OUTx pin is high.

If the TLE7242 2G IC is in ON/OFF mode, Open Load ON detection is disabled (OL-ON-F = 0).

If the TLE7242 2G IC is not in ON/OFF mode and the OUTx pin is high for 64 PWM periods, then open load fault ON mode is detected and the OL-ON-F bit in the FAULT register is set. This bit will be cleared when a SPI fault read occurs. If the OUTx pin remains in a high state, then the open load - on fault condition is detected again after another 64 PWM cycles.



**Figure 12 On-State Diagnostic Timing - Short to Vbat**





**Figure 13 Open - On**

## <span id="page-19-0"></span>**5.3.2 Off-State Diagnostics**

The off-state diagnostics function in both constant current mode and in on/off mode.

When the OUTx pin transitions low, the fault timers are cleared to 0 and the tested timer starts to count up. If the tested timer expires, the Bit OFF-T in the FAULT register is set. If a SPI fault register read occurs, the tested timer is cleared to 0 and starts again to count up. If the OUTx pin transitions high, the tested-timer is cleared to zero and then used for on-state diagnostics.

If the analog OL fault signal (OL-FA) changes to 1, the fault filter timer starts to count up. If the fault filter timer expires, the digitally filtered OL fault signal (OL-ON-FD) is set to one.

If OL-FA changes to 0, OL-FD changes immediately to 0 and the fault filter timer is cleared to 0.

If the analog SG fault signal (SG-FA) changes to 1, the fault filter timer is cleared to 0 and starts to count up. If the fault filter timer expires, the digitally filtered SG fault signal (SG-FD) is set to one. If SG-FA changes to 0, SG-FD changes immediately to 0 and the fault filter timer is cleared to 0.

If SG-FD = 1 and the tested timer is expired then the SG-F bit in the FAULT register is set and the OL-OFF-F bit in the FAULT register remains unchanged (independently from OL-OFF-FD).

If SG-FD = 0 and OL-OFF-FD = 1 then the OL-F Bit in the FAULT register is set.

If a SPI fault read occurs, the OFF-T Bit, the SG-F Bit and the OL-F Bit in the SPI registers are cleared to zero (and the timers are cleared to 0).





**Figure 14 Off-State Diagnostics**



**Figure 15 Off-State Diagnostics Timing Diagram - open**





**Figure 16 Off-State Diagnostics Timing Diagram - short to ground**

#### **Over voltage Shutdown and Diagnostics**

If the voltage at the BAT pin is above VBAT<sub>OV</sub>, the output drivers set all OUTx pins to low, and a diagnostic bit is set (SPI Message +11 bit OVL). During over voltage condition the integrator of the steady state current control is halted (actual value of the duty cycle is not changed during over voltage). All other functions operate normally (e.g. ADC, Dithering, Auto zero, Filters, …).

#### **Electrical Characteristics:**

V5D = 4.75V to 5.25V, Vbat = 5.5V to 42V,  $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)











## <span id="page-23-0"></span>**5.4 Output Driver**

The OUTx pins of the device are connected to the gates of the external MOSFET transistors. The OUTx pin driver circuits charge and discharge the MOSFET gate capacitance with a constant current source and sink. The supply for the current source is the V5D pin. Internal resistors to ground are included on the OUTx pins so that the external MOSFET is held in the off state when power is not applied to the device.

An external resistor is typically placed between the OUTx pin and the gate of the external MOSFET in order to set the MOSFET turn-on and turn-off times. The value of the resistor must be chosen such that the turn-on and turnoff times of the MOSFET are no longer than 1/(Fpwm\*32).

#### **Electrical Characteristics:**

V5D = 4.75V to 5.25V, Vbat = 5.5V to 42V,  $T_{\rm j}$  = -40  $\cdot$ C to +150  $\cdot$ C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)



#### <span id="page-23-1"></span>**5.5 Current Control**

#### **Electrical Characteristics:**

V5D = 4.75V to 5.25V, Vbat = 5.5V to 42V,  $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)





#### <span id="page-24-0"></span>**5.6 Serial Peripheral Interface (SPI)**

SPI messages for the TLE7242 2G IC are 32-bit values broken down into the following fields.

Bit 31: Read/Write Bit  $- 0 =$  Read 1 = Write Bits 30-26: Message Identifier Bits 25-24: Channel Number (00, 01, 10, 11) Bits 23-0: Message Data

The message from the microcontroller must be sent MSB first. The data from the SO pin is sent MSB first. The TLE7242 2G will sample data from the SI pin on the rising edge of SCK and will shift data out of the SO pin on the rising edge of SCK.

All SPI messages must be exactly 32-bits long, otherwise the SPI message is discarded. The response to an invalid message (returned in the next SPI message) is the message with identifier 00000 (Manufacturer ID).

When the ENABLE pin is low, all SPI writes commands are executed as read commands.

When RESET B pin is low, the SPI port is disabled. No SPI messages are received and no responses are sent. The SO pin remains in a high impedance state.

There is a one message delay in the response to each message (i.e. the response for message N will be returned during message N+1).

Read/Write operation is referenced from the SPI master. The TLE7242 2G IC is the slave device.

Some messages, such as diagnostic information, do not use the channel number field. In these cases the channel number is not part of the response.

When bit 31 is = 0 to denote a read operation to the IC, the message data in bits 23-0 of the sent message are ignored, but will contain valid data in the response message.

All response data (either from a read or write operation) is the direct contents of the addressed internal register, and is not an echo of the data sent in the previous SPI message.

The response to the first SPI message after a reset is message #0 (IC Version / Manufacturer).



## <span id="page-25-0"></span>**5.6.1 SPI Signal Description**

#### **Electrical Characteristics:**

V5D = 4.75V to 5.25V, Vbat = 5.5V to 42V,  $T_j$  = -40  $\cdot$ C to +150  $\cdot$ C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)





**TLE7242-2G**



### **Functional Description and Electrical Characteristics**

**Figure 17 SPI Timing Diagram**



## <span id="page-27-0"></span>**5.6.2 SPI Message Structure**

### <span id="page-27-1"></span>**5.6.2.1 SPI Message #0 - IC Version / Manufacturer**

#### **Sent Values:**

**IC Version / Manufacturer Community Commu** 







## **Response:**

#### **IC Version / Manufacturer** *IC* **Version / Manufacturer <b>Reset Value: 00 C1 00 00**H









## <span id="page-28-0"></span>**5.6.2.2 SPI Message #1 - Main Period Set**





#### **Response:** Main Period Set **Main Period Set Accord Property** Controller Main Period Set Value: 00 00 02 71







$$
F_{\scriptscriptstyle PWM} = \frac{F_{\scriptscriptstyle CLK}}{32 * N}
$$



## <span id="page-29-0"></span>**5.6.2.3 SPI Message #2 - PWM Offset**





#### **Response: PWM Offset Reset Value: 00 00 00 00**







$$
T_{offset} = \frac{PhaseSynchOffset}{32 * F_{PWM}}
$$



## <span id="page-30-0"></span>**Functional Description and Electrical Characteristics 5.6.2.4 SPI Message #3 - Current Set Point and Dither Amplitude Set**

Dither

#### **Sent Values:**











*Dither<sub>amplitude</sub>* [*mApp*] = 
$$
\frac{2 * DitherStepSize * DitherSteps}{2^{15}} * \frac{320}{R_{SENE}}
$$

Dither amplitude is the peak to peak amplitude of the dither waveform. Note: the actual dither waveform is attenuated and phase shifted according to the frequency response of the control loop.

Dither Steps is the number of PWM periods in 1/4 of the dither waveform, set in SPI message #4. RSENSE is the value of the external sense resistor

$$
Current_{\text{setpoint}} \text{ } [mA] = \frac{September*320}{2^{11}} * \frac{320}{R_{\text{SENSE}}}
$$



## <span id="page-32-0"></span>**5.6.2.5 SPI Message #4 - Dither Period Set**





## **Response:**

# **Dither Period Set Reset Value: 00 00 00 00H** 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 **0 MSG\_ID CH1 CH0 0 0 0 0 0 0 0 0**





$$
Dither_{Period} [sec] = \frac{4 * DitherSteps}{F_{PWM}}
$$



## <span id="page-33-0"></span>**Functional Description and Electrical Characteristics 5.6.2.6 SPI Message #5 - Control Variable Set (KP and KI)**

#### **Sent Values:**





#### **Response:**









The duty cycle of the OUTx pin can be calculated from the difference equations:

*PutyCycle* 
$$
(k) = KP * \frac{Rsense}{1.28 * N} * error (k - 1) + INT (k)
$$
  
*INT*  $(k) = KI * \frac{Rsense}{1.28 * N} * error (k - 1) + INT (k - 1)$ 

where error is the difference between the commanded average current and the measured average current in units of Amps,

where k indicates the integral number of PWM periods that have elapsed since current regulation was initiated.



## <span id="page-35-0"></span>**Functional Description and Electrical Characteristics 5.6.2.7 SPI Message #6 - Dynamic Threshold Value Set**

#### **Sent Values:**



the contract of the contract of the contract of

 $\mathcal{A}$ 



## **Response: Dynamic Threshold Value Set Allen Set Reset Value: 00 7F F4 00<sub>H</sub>** 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 **R/W** MSG\_ID CH1 CH0 0 Transient Mode Threshold 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 **Transient Mode Threshold Integrator Preload Value**







$$
Current_{Threshold}[mA] = \frac{TransientModeThreshold}{2^{11}} * \frac{320}{R_{SENE}}
$$

 $Preload = IntPreloadValue * Current Set Point * 2<sup>8</sup>$ 

The Preload value is limited to a maximum value of  $N * 2^{17}$ 



## <span id="page-37-0"></span>**Functional Description and Electrical Characteristics 5.6.2.8 SPI Message #7 - On/Off Control and Fault Mask Configuration**

#### **Sent Values:**



**Reset Value: 00 00 00 00H** 









**Response:**

#### **Functional Description and Electrical Characteristics**







## <span id="page-39-0"></span>**Functional Description and Electrical Characteristics 5.6.2.9 SPI Message #8 - Diagnostic Configuration**

#### **Sent Values:**

**Diagnostic Configuration Configuration Reset Value: xx FF FF FF<sub>H</sub>** 







## **Response Values:**

### **Diagnostic Configuration Configuration Reset Value: xx FF FF FF<sub>H</sub>**











$$
Retry Period = \frac{4 * SB\_Retry_x}{f_{PWM}}
$$

If the SB\_RETRY field is programmed to the value 0, the short to battery retry period is identical to the programmed the PWM period as programmed in SPI message #1.



## <span id="page-41-0"></span>**5.6.2.10 SPI Message #9 - Diagnostic Read**





## **Response Values:**

#### **Diagnostic Read Reset Value: xx 00 00 03H**









## <span id="page-42-0"></span>**5.6.2.11 SPI Message #10 - Current Read**





#### **Response Values: Current Read Current Read Current Read Current Reset Value: xx 00 00 00<sub>H</sub>**







$$
Current_{Read}[mA] = \frac{CurrentRead}{2^{14}} * \frac{320}{R_{SENE}}
$$



## <span id="page-43-0"></span>**5.6.2.12 SPI Message #11 - Autozero Read**





#### **Response Values:** Autozero Read **Reset Value: xx 00 00 00<sub>H</sub>**







![](_page_44_Picture_0.jpeg)

![](_page_44_Picture_81.jpeg)

![](_page_45_Picture_0.jpeg)

## <span id="page-45-0"></span>**5.6.2.13 SPI Message #12 - Duty Cycle Read**

![](_page_45_Picture_138.jpeg)

![](_page_45_Picture_139.jpeg)

#### **Response Values:** Autozero Read **Reset Value: xx 00 00 00<sub>H</sub>**

![](_page_45_Picture_140.jpeg)

![](_page_45_Picture_141.jpeg)

![](_page_45_Picture_142.jpeg)

$$
Duty\ Cycle = \frac{DutyCycle}{32*N} * 100\ \%
$$

![](_page_46_Picture_0.jpeg)

### **TLE7242-2G**

#### **Application Information**

## <span id="page-46-0"></span>**6 Application Information**

*Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.*

![](_page_46_Figure_5.jpeg)

#### **Figure 18 Application Diagram**

*Note: This is a very simplified example of an application circuit. The function must be verified in the real application.*

#### <span id="page-46-1"></span>**6.1 Further Application Information**

- Please contact us to get the Pin FMEA
- For further information you may contact **<http://www.infineon.com/>**

![](_page_47_Picture_0.jpeg)

**Package Outlines**

## <span id="page-47-0"></span>**7 Package Outlines**

![](_page_47_Figure_4.jpeg)

#### **Green Product (RoHS-compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pbfree finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": [http://www.infineon.com/products](http://www.infineon.com/products/). Dimensions in mm

![](_page_48_Picture_0.jpeg)

 $\ddot{\phantom{0}}$ 

**Revision History**

## <span id="page-48-0"></span>**8 Revision History**

![](_page_48_Picture_41.jpeg)