

# Datasheet for Telink BLE + IEEE 802.154 Multi-Standard Wireless SoC TLSR8278

DS-TLSR8278-E9

**Ver 1.0.0** 2020/12/29

### Keyword

BLE; BLE Mesh; Zigbee; RF4CE; 2.4 GHz; Features; Package; Pin layout; Memory; MCU; Working modes; Wakeup sources; RF Transceiver; Clock; Timers; Interrupt; Interface; PWM; Audio; QDEC; MDEC; ADC; Temperature sensor; Low power comparator; AES; PKE; TRNG; PTA; Electrical specifications

### **Brief**

This datasheet is dedicated for Telink BLE + IEEE 802.15.4 multi-standard wireless SoC TLSR8278. In this datasheet, key features, working modes, main modules, electrical specifications and application of the TLSR8278 are introduced.



**Published by Telink Semiconductor**

**Bldg 3, 1500 Zuchongzhi Rd, Zhangjiang Hi-Tech Park, Shanghai, China**

**© Telink Semiconductor All Right Reserved**

### Legal Disclaimer

This document is provided as-is. Telink Semiconductor reserves the right to make improvements without further notice to this document or any products herein. This document may contain technical inaccuracies or typographical errors. Telink Semiconductor disclaims any and all liability for any errors, inaccuracies or incompleteness contained herein.

Copyright © 2020 Telink Semiconductor (Shanghai) Ltd, Co.

### Information

For further information on the technology, product and business term, please contact Telink Semiconductor Company [\(www.telink-semi.com](http://www.telink-semi.com)).

For sales or technical support, please send email to the address of:

[telinkcnsales@telink-semi.com](mailto:telinkcnsales@telink-semi.com)

[telinkcnsupport@telink-semi.com](mailto:telinkcnsupport@telink-semi.com)





# Revision History





Š

















## **Table of Contents**







#### **Telink**  $\mathbf{T}$ WW







# List of Figures





### **List of Tables**









### <span id="page-18-2"></span><span id="page-18-1"></span>1 Overview

The TLSR8278 is a Telink-developed Bluetooth LE + IEEE 802.15.4 multi-standard wireless SoC solution with internal Flash and audio support, which combines the features and functions needed for all 2.4 GHz IoT standards into a single SoC. It's completely RoHS-compliant and 100% lead (Pb)-free.

The TLSR8278 combines the radio frequency (RF), digital processing, protocols stack software and profiles for multiple standards into a single SoC. The chip supports standards and industrial alliance specifications including Bluetooth Low Energy (up to Bluetooth 5.1), BLE Mesh, Zigbee, RF4CE, ANT and 2.4 GHz proprietary standard. The TLSR8278's embedded FLASH enables dynamic stack and profile configuration, and the final end product functionality is configurable via software, providing ultimate flexibility. The TLSR8278 also has hardware OTA upgrades support and multiple boot switching, allowing convenient product feature roll outs and upgrades.

The TLSR8278 supports concurrent multi-standards. For some use cases, the TLSR8278 can "concurrently" run two standards, for example, stacks such as BLE and 802.15.4 can run concurrently with one application state but dual radio communication channels for interacting with different devices. The end product working in this mode can maintain active Bluetooth Smart connections to smart phones or other BLE devices while control and communicate with 802.15.4 or other 2.4 GHz devices at the same time. In this case, it's compatible with Bluetooth standard, supports BLE specification up to Bluetooth 5.1, allows easy connectivity with Bluetooth Smart Ready mobile phones, tablets, laptops, which supports BLE slave and master mode operation, including broadcast, encryption, connection updates, and channel map updates. At the same time, it also supports IEEE 802.15.4 standard and Zigbee-compliant platform, and is perfect for creating interoperable solution for use within the home combined with leading Zigbee/RF4CE software stack. This feature enables products to bridge the smartphone and home automation world with a single chip and no requirement for an external hub.

The TLSR8278 integrates hardware acceleration to support the complicated security operations without the requirement for an external DSP, thereby significantly reducing the product eBOM.

The TLSR8278 supports single-channel analog microphone, dual-channel digital microphone, and stereo audio output with enhanced voice performance for voice search and other such applications. The TLSR8278 also includes a full range of on-chip peripherals for interfacing with external components such as LEDs, sensors, keyboards, and motors. This makes it an ideal single-chip solution for IoT (Internet of Things) and HID (Human Interface Devices) applications such as wearable devices, smart lighting, smart home devices, advanced remote controls, and wireless toys.

The TLSR8278 series is compliant with worldwide radio frequency regulations, including ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US) and ARIB STD-T66 (Japan).

### <span id="page-18-3"></span><span id="page-18-0"></span>1.1 Block Diagram

The TLSR8278 is designed to offer high integration, ultra-low power application capabilities. The system's block diagram is as shown in Figure 1-1.

<span id="page-19-1"></span>

<span id="page-19-0"></span>**Figure 1-1 Block Diagram of the System**

#### NOTE:

• Modules marked with different colors belong to different power domains. Power state of each power domain can be controlled independent of other power domains, for example, the audio module (including I2S, DMIC, AMIC, SDM) can be independently powered on or powered down irrespective of other modules such as power management module, clock, and etc.

- The BLE/802.15.4/2.4 GHz Radio, USB and Audio (I2S, DMIC, AMIC, SDM) are powered down by default.
- The power management module and clock should be always powered on, even in deep sleep.
- In deep sleep, except for the power management and clock, all other modules should be powered down.

The TLSR8278 integrates a power-balanced 32-bit MCU, BLE/802.15.4/2.4 GHz Radio, 64 KB (16K+16K+32K) SRAM, 1 MB internal Flash, 14-bit ADC, single-channel analog microphone input, dual-channel digital microphone input, stereo audio output, 6-channel PWM (1-channel IR/IR FIFO/IR DMA FIFO), one quadrature decoder (QDEC), abundant and flexible GPIO interfaces, and nearly all the peripherals needed for IoT (Internet of Things) and HID (Human Interface Devices) application development (e.g. Bluetooth Low Energy and Zigbee/IEEE 802.15.4/RF4CE). The TLSR8278 also includes multi-stage power management design allowing ultra-low power operation and making it the ideal candidate for wearable and power-constraint applications.



With the high integration level of the TLSR8278, few external components are needed to satisfy customers' complicated application requirements.

### <span id="page-20-1"></span>1.2 Key Features

### <span id="page-20-2"></span><span id="page-20-0"></span>1.2.1 General Features

General features are as follows:

- 1. Support Unique ID (UID)
- 2. Embedded 32-bit proprietary microcontroller
	- Better power-balanced performance than ARM M0
	- Instruction cache controller
	- Maximum running speed up to 48 MHz
- 3. Program memory: Internal 1 MB flash
- 4. Data memory: 64 KB on-chip SRAM
	- Up to 32 KB SRAM with retention in deep sleep
	- One 32 KB SRAM without retention in deep sleep
- 5. RTC and other timers:
	- Clock sources: 24 MHz & 32.768 kHz crystals and 24 MHz & 32 kHz embedded RC oscillators
	- Three general 32-bit timers with four selectable modes in active mode
	- Watchdog timer
	- A low-frequency 32 kHz timer available in low power mode
- 6. A rich set of I/Os:
	- Up to 32 GPIOs. All digital IOs can be used as GPIOS.
	- Dual-channel DMIC (Digital Mic)
	- Single-channel AMIC (Analog Mic)
	- **12S**
	- Stereo audio output
	- SPI
	- I2C
	- UART with hardware flow control and 7816 protocol support
	- USB
	- Swire debug interface
	- Manchester decoder interface selectable as wakeup source
- 7. Up to 6 channels of differential PWM:
	- PWM1 ~ PWM5: 5-channel normal PWM output
	- PWM0: 1 channel with normal mode as well as additional IR/IR FIFO/IR DMA FIFO mode for IR generation
- 8. Sensor:
	- 14-bit 10-channel (only GPIO input) SAR ADC
	- Temperature sensor



- 9. One quadrature decoder
- 10. Embedded hardware AES and software AES-CCM
- 11. Embedded hardware acceleration for Elliptical Curve Cryptography (ECC) supports Bluetooth standard up to and including BLE 5.1
- 12. Embedded low power comparator
- 13. Embedded TRNG (True Random Number Generator) compliant with NIST SP800-22
- 14. Operating temperature range: -40°C ~ +85°C
- 15. Support 2.4 GHz IoT standards into a single SoC, including BLE, BLE Mesh, Zigbee, RF4CE, ANT, and 2.4 GHz proprietary technologies

### <span id="page-21-2"></span><span id="page-21-1"></span>1.2.2 RF Features

RF features include:

- 1. BLE/802.15.4/2.4 GHz RF transceiver embedded, working in worldwide 2.4 GHz ISM band
- 2. Bluetooth 5.1 compliant, 1 Mbps, 2 Mbps, Long Range 125 kbps and 500 kbps
- 3. IEEE 802.15.4 compliant, 250 kbps
- 4. 2.4 GHz proprietary 1 Mbps/2 Mbps/250 kbps/500 kbps mode
	- Support Adaptive Frequency Hopping feature
	- Support flexible GFSK/FSK modulation index configuration
	- Support 1-N receiver capability
- 5. Automatic Rate Detection mode
	- Occupy the same RF channel bandwidth as the IEEE 802.15.4
	- 2.4 GHz 250 kbps standard mode with packet format compliant with IEEE 802.15.4
	- High data rate modes up to 2 Mbps, e.g. 500 kbps, 1 Mbps, 2 Mbps, with the same packet header but different payload as the IEEE 802.15.4
	- Data rate controllable via the spreading factor
- 6. ANT mode
- 7. RX sensitivity: -96 dBm @ BLE 1 Mbps mode, -93 dBm @ BLE 2 Mbps mode, -100 dBm @ BLE 125 kbps mode, -98 dBm @ BLE 500 kbps mode, -99.5 dBm @ IEEE 802.15.4 250 kbps mode
- 8. TX output power: Up to +10 dBm
- 9. Single-pin antenna interface
- 10. RSSI monitoring with +/-1 dB resolution
- 11. Auto acknowledgement, retransmission and flow control
- 12. Support full-function BLE AoA and AoD location features
- 13. Integrated load inductor
- 14. PTA interface with 2/3/4-wire support

### <span id="page-21-3"></span><span id="page-21-0"></span>1.2.3 Features of Power Management Module

Features of power management module include:

- 1. Embedded LDO and DCDC
	- DCDC for 1.8 V flash with bypass LDO
- DCDC for chip with bypass LDO
- USB LDO with power supply of 4.5 V  $\sim$  5.5 V
- 2. Battery monitor: Support low battery detection
- 3. Power supply:
	- VDD: 1.8 V ~ 3.6 V
	- VBUS (USB): 4.5 V ~ 5.5 V
- 4. Multiple stage power management to minimize power consumption
- 5. Low power consumption:
	- Whole chip RX mode: 4.6 mA with DCDC, 9.1 mA with LDO
	- Whole chip TX mode @ 0 dBm: 4.9 mA with DCDC, 9.5 mA with LDO
	- Deep sleep with external wakeup @ 0.6 V (without SRAM retention): 0.4 µA
	- Deep sleep with SRAM retention @ 0.6 V: 0.8 µA (with 16 KB SRAM retention), 1.0 µA (with 32 KB SRAM retention)
	- Deep sleep with external wakeup, with 32K RC oscillator on @ 0.6 V (without SRAM retention): 0.8 µA
	- Deep sleep with SRAM retention, with 32K RC oscillator on @ 0.6 V: 1.3 µA (with 16 KB SRAM retention), 1.5 µA (with 32 KB SRAM retention)

### <span id="page-22-1"></span>1.2.4 USB Features

USB features include:

- 1. Compatible with USB 2.0 full speed mode
- 2. Support 9 endpoints including control endpoint 0 and 8 configurable data endpoints
- 3. Independent power domain
- 4. Support ISP (In-System Programming) via USB port

### <span id="page-22-2"></span><span id="page-22-0"></span>1.2.5 Flash Features

The TLSR8278 embeds flash with features below:

- 1. Total 1 MB (8 Mbits)
- 2. Flexible architecture: 4 KB per sector, 64 KB/32 KB per block
- 3. Up to 256 bytes per programmable page
- 4. Write protect all or portions of memory
- 5. Sector erase (4 KB)
- 6. Block erase (32 KB/64 KB)
- 7. Cycle endurance: 100,000 program/erases
- 8. Data retention: Typical 20-year retention

### <span id="page-22-3"></span>1.2.6 RF4CE Features

RF4CE features include:

- 1. Based on IEEE 802.15.4 standard, certified RF4CE platform, with ZRC1.1/ZRC2.0 and MSO profile support
- 2. Various transmission options including broadcast
- 3. Provide a secured key generation mechanism
- 4. Support a simple pairing mechanism for devices with full application confirmation
- 5. Only authorized devices are able to communicate
- 6. Various power saving modes are supported for all device classes
- 7. Support AES-128bit encryption and AES-CCM (Counter with the CBC-MAC) mode
- 8. Extensible to vendor specific profiles
- 9. Telink extended profile with audio support for voice command based searches
- 10. Over the air (OTA) firmware upgrade with hardware support

### <span id="page-23-0"></span>1.2.7 Zigbee Features

Zigbee features include:

- 1. Based on IEEE 802.15.4 Standard, certified Zigbee Pro and Zigbee 3.0 platform, with ZHA/ZLL profile and Zigbee 3.0 device support
- 2. Use multi-hop mesh networking to eliminate single points of failure and expand the reach of networks
- 3. Allow low power operation, even support the Green Power feature
- 4. Support networks of thousands of nodes, providing a networking for the smart home or the smart city
- 5. Use a variety of security mechanisms, such as AES-128 encryption, device and network keys and frame counters
- 6. Include all application level functionality of Zigbee Smart Energy
- 7. Support seamless interoperability with a wide variety of smart devices
- 8. Over the air (OTA) firmware upgrade with hardware support

### <span id="page-23-1"></span>1.2.8 BLE Features

- 1. Fully compliant with Bluetooth 5.1
- 2. Bluetooth SIG Mesh support
- 3. Telink proprietary Mesh support
- 4. BLE AoA/AoD location and up to 8-antenna indoor positioning support
- 5. Telink extended profile with audio support for voice command based searches

### <span id="page-23-2"></span>1.2.9 BLE Mesh Features

BLE Mesh features include:

- 1. Compatible with Bluetooth SIG Mesh specification 1.0, with additional features from Telink enhanced design
- 2. Support flexible mesh control, e.g. N-to-1 and N-to-M
- 3. Support switch control for over 200 nodes without delay
- 4. Support real time status update for over 200 nodes
- 5. Secure and safe control and scalable identification within network
- 6. 8/16 groups can be controlled at the same time
- 7. 128/256 nodes within mesh network
- 8. Configurable to more or fewer hops (e.g. 4 hops) within mesh network, single hop delay less than 15 ms



9. Flexible RF channel usage with both BLE advertising channels and data channels for good anti-interference performance

### <span id="page-24-3"></span>1.2.10 Concurrent Mode Feature

In concurrent mode, the chip supports multiple standard working concurrently.

Typical combination is Bluetooth LE + 802.15.4 based standard (e.g. Zigbee): BLE and 802.15.4 based stacks can run concurrently with one application state based on time division technology, e.g. BLE stack and Thread stack will run alternately during the divided time slots.

### <span id="page-24-4"></span><span id="page-24-2"></span>1.3 Typical Applications

The TLSR8278 can be applied to IoT (Internet of Things) and HID (Human Interface Devices) applications, such as BLE smart devices, BLE Mesh devices, home automation devices, 2.4 GHz IEEE 802.15.4, RF4CE remote control/set-top box, and Zigbee systems. Its typical applications include, but are not limited to the following:

- Smartphone and tablet accessories
- RF and IR remote control
- Sports and fitness tracking
- Wearable devices
- Wireless toys
- Smart lighting, smart home devices
- Building automation
- Smart grid
- Intelligent logistics/transportation/city
- Industrial control
- <span id="page-24-0"></span>• Health care

### <span id="page-24-5"></span>1.4 Ordering Information

### <span id="page-24-1"></span>**Table 1-1 Ordering Information of TLSR8278**



a. Packing method "TR" means tape and reel. The tape and reel material DO NOT support baking under high temperature.





### <span id="page-25-2"></span><span id="page-25-0"></span>1.5 Package

<span id="page-25-3"></span>Package dimensions of TLSR8278F1KET48 are shown below.



<span id="page-25-1"></span>**Figure 1-2 Package of TLSR8278F1KET48**

|                              |   | <b>SYMBOL</b>  | <b>MIN</b> | <b>NOM</b> | <b>MAX</b> |
|------------------------------|---|----------------|------------|------------|------------|
| <b>TOTAL THICKNESS</b>       |   | A              | 0,7        | 0.75       | 0.8        |
| <b>STAND OFF</b>             |   | <b>A1</b>      | 0          | 0.02       | 0.05       |
| <b>MOLD THICKNESS</b>        |   | A2             |            | 0.55       |            |
| L/F THICKNESS                |   | A3             | 0.203 REF  |            |            |
| <b>LEAD WIDTH</b>            |   | b              | 0.2        | 0.25       | 0.3        |
|                              |   | b1             | 0.2        | 0.25       | 0.3        |
| <b>BODY SIZE</b>             | X | D              | 7 BSC      |            |            |
|                              | Y | E              | 7 BSC      |            |            |
| <b>LEAD PITCH</b>            |   | $\mathbf e$    | 0.5 BSC    |            |            |
| EP SIZE                      | X | D <sub>2</sub> | 3.1        | 3.2        | 3.3        |
|                              | Ý | E <sub>2</sub> | 3.1        | 3.2        | 3.3        |
| <b>LEAD LENGTH</b>           |   | L              | 0.3        | 0.4        | 0.5        |
| LEAD TO PKG LINE             |   | L1             | 0.125 REF  |            |            |
| LEAD TIP TO EXPOSED PAD EDGE |   | K              | 1.5 REF    |            |            |
| PACKAGE EDGE TOLERANCE       |   | aaa            | 0.1        |            |            |
| <b>MOLD FLATNESS</b>         |   | CCC            | 0.1        |            |            |
| <b>COPLANARITY</b>           |   | eee            | 0.08       |            |            |
| <b>LEAD OFFSET</b>           |   | bbb            | 0.1        |            |            |
| EXPOSED PAD OFFSET           |   | fff            | 0.1        |            |            |

<span id="page-26-1"></span>**Table 1-2 Mechanical Dimensions of TLSR8278F1KET48**

### <span id="page-26-2"></span><span id="page-26-0"></span>1.6 Pin Layout

Figure 1-3 shows pin assignments for TLSR8278F1KET48.

<span id="page-27-1"></span>

#### **Figure 1-3 Pin Assignments for TLSR8278F1KET48**

Functions of 48 pins for TLSR8278F1KET48 are described in Table 1-3.

### <span id="page-27-0"></span>**Table 1-3 Pin Function of TLSR8278F1KET48**







GPIO pin mux functions of TLSR8278F1KET48 are shown in Table 1-4.

### <span id="page-29-0"></span>**Table 1-4 GPIO Pin Mux of TLSR8278F1KET48**





Descriptions of each signal are listed in Table 1-5 to Table 1-22.

Telink  $\mathbf{T}$ 

### **Table 1-5 PWM Signal Description**



### **Table 1-6 I2C Signal Description**



#### **Table 1-7 I2S Signal Description**



### **Table 1-8 UART Signal Description**







### <span id="page-32-0"></span>**Table 1-9 Audio Output Signal Description**



### **Table 1-10 SPI Signal Description**



### **Table 1-11 7816 Signal Description**



### **Table 1-12 DMIC Signal Description**



#### **Table 1-13 Swire Signal Description**



### <span id="page-33-0"></span>**Table 1-14 AOA/AOD Signal Description**



#### **Table 1-15 External Power Amplifier, Low Noise Amplifier Signal Description**



#### **Table 1-16 USB Signal Description**



### <span id="page-33-1"></span>**Table 1-17 DECODEC Signal Description**



#### **Table 1-18 Audio\_in Signal Description**



#### **Table 1-19 Low Current Comparator Signal Description**







### **Table 1-20 SAR ADC Signal Description**



### **Table 1-21 Strong Pull Up Signal Description**





**Table 1-22 Crystal Signal Description**

| Signal      | Type | Description        |
|-------------|------|--------------------|
| xtl_32k_out | AO   | 32k xtl output pin |
| xtl_32k_in  | AI   | 32k xtl input pin  |

### NOTE:

- DI: Digital input
- DO: Digital output
- DIO: Digital input/output
- AI: Analog input
- AO: Analog output
- AIO: Analog input/output


# 2 Memory and MCU

# 2.1 Memory

The TLSR8278 embeds 64 KB SRAM (including up to 32 KB SRAM with retention in deep sleep and 32 KB SRAM without retention) as data memory, and 1 MB internal FLASH as program memory.

## 2.1.1 SRAM/Register

SRAM/Register memory map is shown as follows:



**Figure 2-1 Physical Memory Map**

Register address: 0x800000 ~ 0x83FFFF.

Address for two independent 16 KB SRAMs with retention in deep sleep: 0x840000 ~ 0x843FFF, 0x844000 ~ 0x847FFF.

Address for 32 KB SRAM without retention in deep sleep: 0x848000 ~ 0x84FFFF.

Both register and SRAM address can be accessed (read or write) via debugging interface (SWS/SWM, SPI/I2C/ USB interface).

### **Figure 2-2 Register Space**



**Telink** 

 $\mathbf{T}$ W



## 2.1.2 Flash

The internal FLASH mainly supports page program, sector/block/chip erase operations, and deep power down operation. Please refer to the corresponding SDK for flash memory operation details.

MCU uses the system frequency to load instructions, and adopts flash driver to access (read/write) flash with the speed of half of the system clock.

## 2.1.3 E-Fuse

The non-volatile E-Fuse section is preloaded with 4-byte decryption key and 4-byte E-Fuse configuration, as shown below.





## 2.1.4 Unique ID

For chip identification and traceability, the flash is preloaded with 128-bit Unique ID (UID). This UID can be read via the interface in SDK.

# 2.2 MCU

The TLSR8278 integrates a powerful 32-bit MCU developed by Telink. The digital core is based on 32-bit RISC, and the length of instructions is 16 bits; four hardware breakpoints are supported.

# 2.3 Working Modes

The TLSR8278 supports six working modes, including Active, Idle, Suspend, Deep Sleep with SRAM retention, Deep Sleep without SRAM retention, and Shutdown.

- The Power Management (PM) module is always active in all working modes.
- For modules such as MCU, RF transceiver (Radio), and SRAM, the state depends on working mode, as shown below.



### **Table 2-2 Working Modes**



 $\sqrt{\frac{1}{2}}$  Telink

 $\mathbf{T}$ 

### NOTE:

- "active": MCU is at working state.
- "stall": In Idle and Suspend mode, MCU does not work, while its clock is still running.

• "available" for Modules: It's selectable to be at working state, or stall/be powered down if it does not need to work.

- "available"/"on" for wakeup: Corresponding wakeup method is supported.
- "off" for wakeup: Corresponding wakeup method is not supported.
- "on"/"off"/"full" for SRAMs:
	- º "on": The 32 KB SRAM is powered on and works normally (can be accessed) in Active, Idle and Suspend mode.
	- º "full": Full speed. In Active, Idle and Suspend mode, the two 16 KB retention SRAMs are powered on and work normally (can be accessed); in Deep Sleep with SRAM retention, the retention SRAMs are powered on, however, the contents of the retention SRAMs can be retained and cannot be accessed.
	- º "off": The 32 KB SRAM is powered down in two Deep Sleep modes and Shutdown mode. The retention SRAMs are powered down in Deep Sleep without SRAM retention and Shutdown mode.
- Current:
	- In Deep Sleep without SRAM retention, only the PM module is active, all digital and analog modules are powered down, thus the power consumption is largely decreased.
	- In Deep Sleep with SRAM retention, the PM module is active, all analog and digital modules except for the retention SRAMs are powered down, thus the power consumption is a little higher than in Deep Sleep without SRAM retention, but much lower than in Suspend.



### **Table 2-3 Retention Analog Registers in Deep Sleep**

Analog registers (0x35 ~ 0x3c) as shown in the table above are retained in deep sleep mode and can be used to store program state information across deep sleep cycles.

• Analog registers 0x3a ~ 0x3c are non-volatile even when chip enters deep sleep or chip is reset by watchdog or software, i.e. the contents of these registers won't be changed by deep sleep or watchdog reset or chip software reset.



- Analog registers 0x35 ~ 0x39 are non-volatile in deep sleep, but will be cleared by watchdog reset or chip software reset.
- After POR (Power-On-Reset), all registers will be cleared to their default values, including these analog registers.

User can set flag in these analog registers correspondingly, so as to check the booting source by reading the flag.

For chip software reset, please refer to Section 2.4.

# 2.4 Reset

The chip supports three types of reset methods, including POR (Power-On-Reset), watchdog reset and software reset.

- 1. POR: After power on, the whole chip will be reset, and all registers will be cleared to their default values.
- 2. Watchdog reset: A programmable watchdog is supported to monitor the system. If watchdog reset is triggered, registers except for the retention analog registers 0x3a ~ 0x3c will be cleared.
- 3. Software reset: It is also feasible to carry out software reset for the whole chip or some modules.
	- Setting address 0x6f[5] as 1b'1 is to reset the whole chip. Similar to watchdog reset, the retention analog registers 0x3a ~ 0x3c are non-volatile, while other registers including 0x35 ~ 0x39 will be cleared by chip software reset.
	- Addresses  $0x60 0x62$  serve to reset individual modules: if some bit is set to logic "1", the corresponding module is reset.



#### **Table 2-4 Register Configuration for Software Reset**



# 2.5 Power Management

The multiple-stage Power Management (PM) module is flexible to control power state of the whole chip or individual functional blocks such as MCU, RF Transceiver, and peripherals.



## 2.5.1 Power-On-Reset (POR) and Brown-Out Detect



The whole chip power up and down is controlled by the UVLO (Ultra-low Voltage Lockout) & PL (Power Logic) module and the external RESETB pin via the logic shown in the above diagram. UVLO takes the external power supply as input and releases the lock only when the power supply voltage is higher than a preset threshold. The RESETB pin has an internal pull-up resistor; an external Cap can be connected on the RESETB pin to control the POR delay.

After both UVLO and RESETB release, there is a further configurable delay before the system reset signal ("Sysrst") is released. The delay is adjusted by analog register afe\_0x1f. Since the content of afe\_0x1f is reset to default only after power cycle, watchdog reset, or software reset, the delay change using afe\_0x1f is only applicable when the chip has not gone through these reset conditions. For example, after deep sleep wakeup, the setting in afe\_0x1f will take effect.



### **Table 2-5 Analog Register to Control Delay Counters**









**Figure 2-5 Power-Down Sequence**

**Table 2-6 Characteristics of Initial Power-Up/Power-Down Sequence**

| Symbol           | Parameter                                       | <b>Min</b>                                | Тур  | Max | Unit |
|------------------|-------------------------------------------------|-------------------------------------------|------|-----|------|
| $\rm V_{POR}$    | VDD voltage when $V_{UVLO}$ turns to high level |                                           | 1.62 |     | v    |
| V <sub>Pdn</sub> | VDD voltage when $V_{UVLO}$ turns to low level  |                                           | 1.55 |     | V    |
| <sup>I</sup> Dly | Delay counter value                             | Configurable via analog register afe_Ox1f |      |     |      |

## 2.5.2 Working Mode Switch

In Active mode, MCU is active, all SRAMs are accessible, and other modules are selectable whether to be at working state.

The chip can switch to Idle mode to stall the MCU. In this mode, all SRAMs are still accessible, modules such as RF transceiver, Audio and USB are still selectable whether to be at working state. The chip can be triggered to Active mode by interrupt or RESETB pin, and the time to switch to Active mode is negligible.



To decrease power consumption to different levels, the chip can switch to power saving mode (Suspend, Deep Sleep with SRAM retention, Deep Sleep without SRAM retention, Shutdown) correspondingly. (Please refer to Table 2-2.)

- In Suspend mode, MCU stalls, all SRAMs are still accessible, the PM module is active, modules such as RF transceiver, Audio and USB are powered down. The chip can be triggered to Active mode by 32K Timer, IO pin or RESETB pin. It takes 100 µs or so to switch from Suspend mode to Active mode.
- In Deep Sleep with SRAM retention, the PM module is active, analog and digital modules except for the two 16 KB retention SRAMs are powered down, while the retention SRAMs can be retained and not accessible. The chip can be triggered to Active mode by 32K Timer, IO pin or RESETB pin. The time to switch to Active mode is shorter than Deep Sleep without SRAM retention and close to Suspend.
- In Deep Sleep without SRAM retention, only the PM module is active, while analog and digital modules including the retention SRAMs are powered down. The chip can be triggered to Active mode by 32K Timer, IO pin or RESETB pin. The time to switch to Active mode is 1 ms or so.
- In Shutdown mode, all digital and analog modules are powered down, and only the PM module is active. The chip can be triggered to Active mode by RESETB pin only. The time to switch to Active mode is 10 ms or so.

User can directly invoke corresponding library function to switch working mode of the chip. If certain module doesn't need to work, user can power down this module in order to save power.

## 2.5.3 LDO and DCDC

The chip embedded DCDC or LDO, depending on which mode is adopted by user, can generate 1.8 V output voltage for internal flash; this DCDC/LDO block also generates 1.4 V output voltage.

Another embedded LDO regulator takes the 1.4 V voltage output from the DCDC/LDO, and generates 1.2 V regulated voltage to supply power for 1.2 V digital core and analog modules in Active/Idle mode. The RF block is supplied by the 1.4 V output from the DCDC/LDO, the power amplifier (PA) of RF can be either powered by 1.4 V or directly from battery depending on VANT or VBAT mode, respectively.

## 2.5.4 VBAT and VANT Power-Supply Mode

The chip provides two power-supply modes to its PA: VBAT mode and VANT mode.

- In VBAT mode, the PA of the chip is directly supplied by its battery voltage. The maximum output power is related to power supply voltage, for example, the maximum power is 10 dBm or so at 3.3 V power supply, and 6 dBm at 1.8 V.
- In VANT mode, the PA of the chip is supplied with 1.4 V voltage by the embedded DCDC or LDO. In this mode, output power won't change with AVDD basically, and the power stays constantly around 4 dBm. Corresponding to the VBAT mode, the VANT mode is more power-saving at the same TX power.





## 2.6 Wakeup Sources



### **Figure 2-6 Wakeup Sources**

## 2.6.1 Wakeup Source - USB

This wakeup source can only wake up the system from suspend mode.

First, set the digital register 0x6e bit[2] as 1b'1.

To activate this mode, analog register afe\_0x26[4] should also be set as 1b'1.

Once USB host sends out resuming signal, the system will be woke up.

## 2.6.2 Wakeup Source - 32 kHz Timer

This wakeup source is able to wake up the system from suspend mode or two deep sleep modes.

To enable the wakeup source from 32 kHz timer, analog register afe\_0x26[4] should be set as 1b'1.

## 2.6.3 Wakeup Source - Low Power Comparator

This wakeup source is able to wake up the system from suspend mode or two deep sleep modes.

To enable the wakeup source from low power comparator, analog register 0x26[5] should be set as 1b'1. The low power comparator wakeup is active high.

## 2.6.4 Wakeup Source - IO

This wakeup source is able to wake up the system from suspend mode or two deep sleep modes. And IO wakeup supports high level or low level wakeup which is configurable via polarity control registers.



Analog register afe\_0x26[3] should be set as 1b'1 to enable IO wakeup source.

Enabling control analog registers: PA[7:0] enabling control register is afe\_0x27[7:0], PB[7:0] enabling control register is afe\_0x28[7:0], PC[7:0] enabling control register is afe\_0x29[7:0], and PD[7:0] enabling control register is afe\_0x2a[7:0]. Total wakeup pins can be up to 32.

Polarity control registers: PA[7:0] polarity control register is afe\_0x21[7:0], PB[7:0] polarity control register is afe\_0x22[7:0], PC[7:0] polarity control register is afe\_0x23[7:0], and PD[7:0] polarity control register is afe\_0x24[7:0].

The corresponding driver is available so that user can directly invoke it to use IO wakeup source.

Analog register 0x44[3:0] indicates the wakeup source which triggers system wakeup. After wakeup, the corresponding wakeup status will be set as 1b'1 automatically, and it's needed to write 1 to manually clean the status.

### 2.6.5 Wakeup Source - MDEC

This wakeup source is able to wake up the system from suspend mode or two deep sleep modes.

To enable the wakeup source from Manchester Decoder, analog register 0x26[7] should be set as 1b'1.

## 2.6.6 Register Table



**Table 2-7 Analog Registers for Wakeup**





### **Table 2-8 Digital Register for Wakeup**





# 3.1 Block Diagram

**Telink** 

T

The TLSR8278 integrates an advanced BLE/802.15.4/2.4 GHz RF transceiver. The RF transceiver works in the worldwide 2.4 GHz ISM (Industrial Scientific Medical) band.

The transceiver consists of a fully integrated RF synthesizer, a power amplifier (PA), a low noise amplifier (LNA), a TX filter, a RX filter, a TX DAC, an ADC, a modulator and a demodulator. The transceiver can be configured to work in standard-compliant 1 Mbps BLE mode, 2 Mbps enhancement BLE mode, 125 kbps BLE long range mode (S8), 500 kbps BLE long range mode (S2), IEEE 802.15.4 standard-compliant 250 kbps mode, and proprietary 1 Mbps, 2 Mbps, 250 kbps and 500 kbps mode.



**Figure 3-1 Block Diagram of RF Transceiver**

To control external PA and LNA, first follow the GPIO lookup table (see Section 7.1.1.1) to configure the specific two pins as TX\_CYC2PA and RX\_CYC2LNA function, respectively. Note: To use TX\_CYC2PA and RX\_CYC2LNA function for the two pins, other functions with higher polarity should be disabled at the same time. After the two pins are configured as TX\_CYC2PA and RX\_CYC2LNA function, the output function is enabled. Generally the two pins are high active: When both the two pins output low level, the external PA and LNA are disabled; when one of the two pins output high level, the external PA/LNA are enabled correspondingly; the two pins won't output high level simultaneously.

| TX_CYC2PA | RX_CYC2LNA | <b>External RF Transceiver</b> |
|-----------|------------|--------------------------------|
|           |            | Both LNA and PA OFF            |
|           | н          | LNA ON                         |
| H         |            | PA ON                          |
| Н         | н          | N/A                            |

**Table 3-1 External RF Transceiver Control Example**

The internal PA can deliver a maximum 10 dBm output power, avoiding the need for an external RF PA.

## 3.2 Air Interface Data Rate and RF Channel Frequency

Air interface data rate, the modulated signaling rate for RF transceiver when transmitting and receiving data, is configurable via related register setting: 125 kbps, 250 kbps, 500 kbps, 1 Mbps, 2 Mbps.

For the TLSR8278, RF transceiver can operate with frequency ranging from 2.400 GHz to 2.4835 GHz. The RF channel frequency setting determines the center of the channel.

# 3.3 Baseband

The baseband is disabled by default. The corresponding API is available for user to power on/down the baseband and enable/disable clock, so that the baseband can be turned on/off flexibly.

The baseband contains dedicated hardware logic to perform fast AGC control, access code correlation, CRC checking, data whitening, encryption/decryption and frequency hopping logic.

The baseband supports all features required by Bluetooth 5.1 and 802.15.4 specifications.

## 3.3.1 Packet Format

Packet format in standard 1 Mbps BLE mode is shown in Table 3-2.

### **Table 3-2 Packet Format in Standard 1 Mbps BLE Modea**





a. Packet length 80 bit ~ 2120 bit (80 ~ 2120 µs @ 1 Mbps).

Packet format in standard 2 Mbps BLE mode is shown in Table 3-3.

### **Table 3-3 Packet Format in Standard 2 Mbps BLE Mode**

LSB MSB





Packet format in standard 500 kbps/125 kbps BLE mode is shown in Table 3-4.

#### **Table 3-4 Packet Format in Standard 500 kbps/125 kbps BLE Mode**



Packet format in 250 kbps 802.15.4 mode is shown in Table 3-5.

#### **Table 3-5 Packet Format in 802.15.4 Mode**



Packet format in 2.4 GHz proprietary mode is shown in Table 3-6.

#### **Table 3-6 Packet Format in Proprietary Mode**



### 3.3.2 BLE Location Function

In BLE 1M or 2M mode, BLE location features including AoA (Angel of Arrival) and AoD (Angle of Departure) are supported.

In the location mode of operation, the chip transmits a training sequence concatenated to the normal packet transmissions. In AoA mode of operation, the receiving side has multiple antennas and will be switched during the training sequence period. In AoD mode of operation, the transmitting side has multiple antennas and will be switched during the training sequence period. In either mode, the receiving side will be able to determine based on the phase variations of the received training sequences, the angle of location of the peer device.

### 3.3.3 RSSI and Frequency Offset

The TLSR8278 provides accurate RSSI (Receiver Signal Strength Indicator) and frequency offset indication.

- RSSI can be read from the 1 byte at the tail of each received data packet.
- If no data packet is received (e.g. to perform channel energy measurement when no desired signal is present), real-time RSSI can also be read from specific registers which will be updated automatically.
- RSSI monitoring resolution can reach +/-1 dB.
- Frequency offset can be read from the 2 bytes at the tail of the data packet. Valid bits of actual frequency offset may be less than 16 bits, and different valid bits correspond to different tolerance range.



Telink supplies corresponding drivers for user to read RSSI and frequency offset as needed.



# 4 Clock

# 4.1 Clock Sources

The TLSR8278 embeds a 24 MHz RC oscillator which can be used as clock source for system. External 24 MHz crystal is available via pin XC1 and XC2, which can provide a Pad\_24MHz clock source for system and System Timer, and generate a 48M clock via a frequency doubler to provide clock source for CODEC, I2S and USB. The block diagram of the TLSR8278 clock is shown below.







# 4.2 System Clock

There are four selectable clock sources for MCU system clock: RC\_24M derived from 24 MHz RC oscillator, High speed clock "FHS", HS divider clock (derived from "FHS" via a frequency divider), and 32 MHz clock derived from 48 MHz clock via a 2/3 frequency divider (The 48M clock is derived from 24M crystal oscillator via a frequency doubler).

The high speed clock (FHS) is selectable via address {0x70[0], 0x66[7]} from the following sources: 48 MHz clock (derived from 24M crystal oscillator via a frequency doubler), RC\_24M (derived from 24 MHz RC oscillator), and Pad\_24M (derived from 24M crystal oscillator).

The digital register CLKSEL (address 0x66) serves to set system clock: System clock source is selectable via bit[6:5].

If address 0x66[6:5] is set to 2b'10 to select the HS divider clock, system clock frequency is adjustable via address 0x66[4:0]. The formula is shown as below:

*FSystem clock = FFHS / (system clock divider value in address 0x66[4:0])*

NOTE: Address 0x66[4:0] should not be set as 0 or 1.

## 4.3 Module Clock

Registers CLKEN0 ~ CLKEN2 (address 0x63 ~ 0x65) are used to enable or disable clock for various modules. By disabling the clocks of unused modules, current consumption could be reduced.

## 4.3.1 System Timer Clock

System Timer clock is derived from 24M crystal oscillator via a 2/3 frequency divider. The clock frequency is fixed as 16 MHz.

## 4.3.2 USB Clock

USB clock is derived from 48M clock. The 48M clock is derived from 24M crystal oscillator via a frequency doubler.

## 4.3.3 I2S Clock

I2S clock is derived from 48M clock via a frequency divider. The 48M clock is derived from 24M crystal oscillator via a frequency doubler.

Address 0x67[7] should be set as 1b'1 to enable I2S clock. I2S clock frequency dividing factor contains step and mod. Address 0x67[6:0] and 0x68 serve to set I2S clock step[6:0] and mod[7:0] respectively, and mod should be no less than 2\*step.

I2S clock frequency,  $F_{125 \text{ clock}}$ , equals to 48M  $*$  I2S\_step[6:0] / I2S\_mod[7:0].

## 4.3.4 CODEC Clock

CODEC clock pin is derived from 48M clock via a frequency divider.



Address 0x6c[7] serves to enable CODEC clock. CODEC clock frequency dividing factor contains step and mod. Address 0x6c[6:0] and 0x6d serve to set CODEC clock step[6:0] and mod[7:0], respectively, and mod should be no less than 2\*step.

In this situation, CODEC clock frequency, F<sub>CODEC clock</sub> = 48M \* CODEC\_step[6:0] / CODEC\_mod[7:0].

# 4.4 Register Table











# 5 Timers

# 5.1 Timer0 ~ Timer2

The TLSR8278 supports three timers: TimerO ~ Timer2. The three timers all support four modes: Mode O (System Clock Mode), Mode 1 (GPIO Trigger Mode), Mode 2 (GPIO Pulse Width Mode) and Mode 3 (Tick Mode), which are selectable via the register TMR\_CTRL0 (address 0x620) ~ TMR\_CTRL1 (address 0x621).

Timer2 can also be configured as "watchdog" to monitor firmware running.

## 5.1.1 Register Table



### **Table 5-1 Register Configuration for Timer0 ~ Timer2**



## 5.1.2 Mode 0 (System Clock Mode)

In Mode 0, system clock is employed as clock source.

After Timer is enabled, Timer Tick (i.e. counting value) is increased by 1 on each positive edge of system clock from preset initial Tick value. Generally the initial Tick value is set to 0.

Once current Timer Tick value matches the preset Timer Capture (i.e. timing value), an interrupt is generated, Timer stops counting and Timer status is updated.

Steps of setting Timer0 for Mode 0 is taken as an example.

**Telink** 

T



**Step 1** Set initial Tick value of Timer0

Set Initial value of Tick via registers TMR\_TICK0\_0 ~ TMR\_TICK0\_3 (address 0x630 ~ 0x633). Address 0x630 is lowest byte and 0x633 is highest byte. It's recommended to clear initial Timer Tick value to 0.

**Step 2** Set Capture value of Timer0

Set registers TMR\_CAPT0\_0 ~ TMR\_CAPT0\_3 (address 0x624 ~ 0x627). Address 0x624 is lowest byte and 0x627 is highest byte.

**Step 3** Set Timer0 to Mode 0 and enable Timer0

Set register TMR\_CTRL0 (address 0x620) [2:1] to 2b'00 to select Mode 0; Meanwhile set address 0x620[0] to 1b'1 to enable Timer0. Timer0 starts counting upward, and Tick value is increased by 1 on each positive edge of system clock until it reaches Timer0 Capture value.

### 5.1.3 Mode 1 (GPIO Trigger Mode)

In Mode 1, GPIO is employed as clock source. The "m0"/"m1"/"m2" register specifies the GPIO which generates counting signal for Timer0/Timer1/Timer2.

After Timer is enabled, Timer Tick (i.e. counting value) is increased by 1 on each positive/negative (configurable) edge of GPIO from preset initial Tick value. Generally the initial Tick value is set to 0. The "Polarity" register specifies the GPIO edge when Timer Tick counting increases.

NOTE: Refer to Section 7.1.2 for corresponding "mO", "m1", "m2" and "Polarity" register address.

Once current Timer Tick value matches the preset Timer Capture (i.e. timing value), an interrupt is generated and timer stops counting.

Steps of setting Timer1 for Mode 1 is taken as an example.

**Step 1** Set initial Tick value of Timer1

Set Initial value of Tick via registers TMR\_TICK1\_0 ~ TMR\_TICK1\_3 (address 0x634 ~ 0x637). Address 0x634 is lowest byte and 0x637 is highest byte. It's recommended to clear initial Timer Tick value to 0.

**Step 2** Set Capture value of Timer1

Set registers TMR\_CAPT1\_0 ~ TMR\_CAPT1\_3 (address 0x628 ~ 0x62b). Address 0x628 is lowest byte and 0x62b is highest byte.

**Step 3** Select GPIO source and edge for Timer1

Select certain GPIO to be the clock source via setting "m1" register.

Select positive edge or negative edge of GPIO input to trigger Timer1 Tick increment via setting "Polarity" register.

**Step 4** Set Timer1 to Mode 1 and enable Timer1

Set address 0x620[5:4] to 2b'01 to select Mode 1; Meanwhile set address 0x620[3] to 1b'1 to enable Timer1. Timer1 starts counting upward, and Timer1 Tick value is increased by 1 on each positive/negative (specified during Step 3) edge of GPIO until it reaches Timer1 Capture value.



## 5.1.4 Mode 2 (GPIO Pulse Width Mode)

In Mode 2, system clock is employed as the unit to measure the width of GPIO pulse. The "m0"/"m1"/"m2" register specifies the GPIO which generates control signal for Timer0/Timer1/Timer2.

After Timer is enabled, Timer Tick is triggered by a positive/negative (configurable) edge of GPIO pulse. Then Timer Tick (i.e. counting value) is increased by 1 on each positive edge of system clock from preset initial Tick value. Generally the initial Tick value is set to 0. The "Polarity" register specifies the GPIO edge when Timer Tick starts counting.

NOTE: Refer to Section 7.1.2 for corresponding "m0", "m1", "m2" and "Polarity" register address.

While a negative/positive edge of GPIO pulse is detected, an interrupt is generated and timer stops counting. The GPIO pulse width could be calculated in terms of tick count and period of system clock.

Steps of setting Timer2 for Mode 2 are taken as an example.

**Step 1** Set initial Timer2 Tick value

Set Initial value of Tick via registers TMR\_TICK2\_0 ~ TMR\_TICK2\_3 (address 0x638 ~ 0x63b). Address 0x638 is lowest byte and 0x63b is highest byte. It's recommended to clear initial Timer Tick value to 0.

**Step 2** Select GPIO source and edge for Timer2

Select certain GPIO to be the clock source via setting "m2" register.

Select positive edge or negative edge of GPIO input to trigger Timer2 counting start via setting "Polarity" register.

**Step 3** Set Timer2 to Mode 2 and enable Timer2

Set address 0x620[7:6] to 2b'01 and address 0x621 [0] to 1b'1.

Timer2 Tick is triggered by a positive/negative (specified during Step 2) edge of GPIO pulse. Timer2 starts counting upward and Timer2 Tick value is increased by 1 on each positive edge of system clock.

While a negative/positive edge of GPIO pulse is detected, an interrupt is generated and Timer2 tick stops.

**Step 4** Read current Timer2 Tick value to calculate GPIO pulse width

Read current Timer2 Tick value from address 0x638 ~ 0x63b.

Then GPIO pulse width is calculated as follows:

```
GPIO pulse width = System clock period * (current Timer2 Tick - intial Timer2 Tick)
```
For initial Timer2 Tick value is set to the recommended value of 0, then:

*GPIO pulse width = System clock period \* current Timer2 Tick*

### 5.1.5 Mode 3 (Tick Mode)

In Mode 3, system clock is employed.

After Timer is enabled, Timer Tick starts counting upward, and Timer Tick value is increased by 1 on each positive edge of system clock.

This mode could be used as time indicator. There will be no interrupt generated. Timer Tick keeps rolling from 0 to 0xffffffff. When Timer tick overflows, it returns to 0 and starts counting upward again.

Steps of setting Timer0 for Mode 3 is taken as an example.



**Step 1** Set initial Tick value of Timer0

Set Initial value of Tick via address 0x630 ~ 0x633. Address 0x630 is lowest byte and address 0x633 is highest byte. It's recommended to clear initial Timer Tick value to 0.

**Step 2** Set Timer0 to Mode 3 and enable Timer0

Set address 0x620[2:1] to 2b'11 to select Mode 3, meanwhile set address 0x620[0] to 1b'1 to enable Timer0. Timer0 Tick starts to roll.

**Step 3** Read current Timer0 Tick value

Current Timer0 Tick value can be read from address 0x630 ~ 0x633.

### 5.1.6 Watchdog Timer

Programmable watchdog could reset chip from unexpected hang up or malfunction.

Only Timer2 supports Watchdog.

Timer2 Tick has 32 bits. Watchdog Capture has only 14 bits, which consists of TMR\_CTRL2 (address 0x622) [6:0] as higher bits and TMR\_CTRL1 (address 0x621) [7:1] as lower bits. Chip will be reset when the Timer2 Tick[31:18] matches Watch dog capture.

**Step 1** Clear Timer2 Tick value

Clear registers TMR\_TICK2\_0 ~TMR\_TICK2\_3 (address 0x638 ~ 0x63b). Address 0x638 is lowest byte and 0x63b is highest byte.

**Step 2** Enable Timer2

Set register TMR\_CTRL0 (address 0x620) [6] to 1b'1 to enable Timer2.

**Step 3** Set 14-bit Watchdog Capture value and enable Watchdog

Set address 0x622[6:0] as higher bits of watchdog capture and 0x621[7:1] as lower bits. Meanwhile set address 0x622[7] to 1b'1 to enable Watchdog.

Then Timer2 Tick starts counting upwards from 0.

If bits[31:18] of Timer2 Tick value read from address 0x638 ~ 0x63b reaches watchdog capture, the chip will be reset, and the status bit in address 0x72[0] will be set as 1b'1 automatically. User can read the watchdog status bit after chip reset to check if the reset source is watchdog, and needs to write 1b'1 to this bit to manually clear the flag.

# 5.2 32K LTIMER

The TLSR8278 also supports a low frequency (32 kHz) LTIMER in suspend mode or deep sleep mode. This timer can be used as one kind of wakeup source.

# 5.3 System Timer

The TLSR8278 also supports a System Timer. As introduced in Section 4.3.1, the clock frequency for System Timer is fixed as 16 MHz irrespective of system clock.

In Suspend mode, both System Timer and Timer0 ~ Timer2 stop counting, and 32k Timer starts counting. When the chip restores to Active mode, Timer0 ~ Timer2 will continue counting from the number when they



stops; in contrast, System Timer will continue counting from an adjusted number which is a sum of the number when it stops and an offset calculated from the counting value of 32k Timer during Suspend mode.



### **Table 5-2 Register Table for System Timer**









# 6 Interrupt System

## 6.1 Interrupt Structure

The interrupt function is applied to manage dynamic program sequencing based on real-time events triggered by timers, pins and etc.

For the TLSR8278, there are 24 interrupt sources in all: 16 types are level-triggered interrupt sources (listed in address 0x640 ~ 0x641), and 8 types are edge-triggered interrupt sources (listed in address 0x642).

When CPU receives an interrupt request (IRQ) from certain interrupt source, it will determine whether to respond to the IRQ. If CPU decides to respond, it pauses current routine and starts to execute interrupt service subroutine. Program will jump to certain code address and execute IRQ handling commands. After finishing interrupt service subroutine, CPU returns to the breakpoint and continues to execute main function.

# 6.2 Register Configuration



### **Table 6-1 Register Table for Interrupt System**







## 6.2.1 Enable/Mask Interrupt Sources

Various interrupt sources could be enabled or masked by the registers MASK\_0 ~ MASK\_2 (address 0x640 ~ 0x642).

Interrupt sources of level-triggered type:

- irq\_mix (0x640[7]): I2C Slave mapping mode or SPI Slave interrupt (irq\_host\_cmd)
- irq\_uart (0x640[6]): UART interrupt
- irq\_dfifo (0x640[5]): DFIFO interrupt
- irq\_dma (0x640[4]): DMA interrupt
- usb\_pwdn (0x640[3]): USB Host has sent power down signal
- time2, time1, time0 (0x640[2] ~ 0x640[0]): Timer2 ~ Timer0 interrupt
- irq\_pke (0x641[7]): PKE (Public Key Engine) interrupt
- irq\_pwm (0x641[6]): PWM interrupt
- irq\_zb\_rt (0x641[5]): Baseband interrupt
- irq\_udc[4:0] (0x641[4:0]): USB device interrupt

Interrupt sources of edge-triggered type:

- gpio2risc[1:0] (0x642[6] ~ 0x642[5]): gpio2risc[1] ~ gpio2risc[0] interrupt, please refer to Section 7.1.2.
- irq\_stimer (0x642[4]): System timer interrupt
- pm\_irq\_tm (0x642[3]): 32 kHz timer wakeup interrupt
- irq\_gpio (0x642[2]): GPIO interrupt, please refer to Section 7.1.2
- usb\_reset (0x642[1]): USB Host has sent reset command.
- usb\_250us (0x642[0]): USB has been in idle status for 250 µs.

### 6.2.2 Interrupt Mode and Priority

Interrupt mode is typically-used mode. Register IRQMODE (address 0x643)[0] should be set as 1b'1 to enable interrupt function.

IRQ tasks could be set as High or Low priority via the registers PRIO\_0 ~ PRIO\_2 (address 0x644 ~ 0x646). When two or more interrupt sources assert interrupt requests at the same time, CPU will respond depending on respective interrupt priority levels. It's recommended not to modify priority setting.

### 6.2.3 Interrupt Source Flag

Three bytes in the registers IRQSRC\_0 ~ IRQSRC\_2 (address 0x648 ~ 0x64a) serve to indicate IRQ sources. Once IRQ occurs from certain source, the corresponding IRQ source flag will be set as "1". User could identify IRQ source by reading address 0x648 ~ 0x64a.

When handling edge-triggered type interrupt, the corresponding IRQ source flag needs to be cleared via address 0x64a. Take the interrupt source usb\_250us for example: First enable the interrupt source by setting address 0x642 bit[0] as 1b'1; then set address 0x643 bit[0] as 1b'1 to enable the interrupt. In interrupt handling function, 24-bit data is read from address 0x648 ~ 0x64a to check which IRQ source is valid; if data bit[16] is 1, it means the usb\_250us IRQ source is valid. Clear this interrupt source by setting address 0x64a bit[0] as 1b'1.

As for level-type interrupt, IRQ interrupt source status needs to be cleared by setting corresponding module status register. Take Timer0 IRQ interrupt source for example: First enable the interrupt source by setting address 0x640 bit[0] as 1b'1; then set address 0x643 bit[0] as 1b'1 to enable the interrupt. In interrupt handling function, 24-bit data is read from address 0x648~0x64a to check which IRQ source is valid; if data



bit[0] is 1, it means the Timer0 IRQ source is valid. Register TMR\_STATUS (address 0x623) [0] should be written with 1b'1 to manually clear TimerO status (refer to Section 5.1.1).



# 7 Interface

# 7.1 GPIO

The TLSR8278 supports up to 32 GPIOs. All digital IOs can be used as general purpose IOs.

All GPIOs (including PA[0] ~ PD[7]) have configurable pull-up/pull-down resistor. Please refer to Section 7.1.3 for details.

## 7.1.1 Basic Configuration

### 7.1.1.1 GPIO Lookup Table



### **Table 7-1 GPIO PAD Function Mux**



### **Table 7-2 GPIO Setting**



Telink

 $\mathbf{T}$ W




### NOTE:

- IE: Input enable, high active. 1: enable input, 0: disable input.
- OEN: Output enable, low active. 0: enable output, 1: disable output.
- Register: See Table 7-1 for configuration of multiplexed functions.
- Output: Configure GPO output.
- Input: Read GPI input.
- DS: Drive strength. 1: maximum DS level (default), 0: minimal DS level.
- Act as GPIO: Enable (1) or disable (0) GPIO function.
- Polarity: See Section 7.1.2.

• Priority: "Act as GPIO" has the highest priority. To configure as multiplexed function, disable GPIO function first.

- afe\_0xc0, afe\_0xc1, and afe\_0xc2 are analog registers; others are digital registers.
- For all unused GPIOs, corresponding "IE" must be set as 0.
- When PA[7] "IE" is set as 1, this pin must be fixed as pull-up/pull-down state (float state is not allowed).
- To use SAR ADC/low power comparator pin function, please refer to corresponding module sections.

### 7.1.1.2 Multiplexed Functions

Each pin listed in Table 7-1 acts as the function in the "Default Function" column by default.

- PA[5] acts as DM function by default.
- PA[6] acts as DP (SWS) function by default.
- PA[7] acts as SWS function by default.
- PB[6] acts as SPI\_DI function by default.
- PB[7] acts as SPI\_DO function by default.
- PD[2] acts as SPI\_CN function by default.
- PD[7] acts as SPI\_CK function by default.
- The other digital IOs act as GPIO function by default.

If a pin with multiplexed functions does not act as GPIO function by default, to use it as GPIO, first set the bit in "Act as GPIO" column as 1b'1. After GPIO function is enabled, if the pin is used as output, both the bits in "IE" and "OEN" columns should be set as 1b'0, then set the register value in the "Output" column; if the pin is used as input, both the bits in "IE" and "OEN" columns should be set as 1b'1, and the input data can be read from the register in the "Input" column.

To use a pin as certain multiplexed function (neither the default function nor GPIO function), first clear the bit in "Act as GPIO" column to disable GPIO function, and then configure "Register" column to enable multiplexed function correspondingly.

### Example 1: SPI\_DO/PWM0/PA[2]

- 1. The pin acts as GPIO function by default.
	- If the pin is used as general output, both address 0x581[2] (IE) and 0x582[2] (OEN) should be set as 1b'0, then configure address 0x583[2] (Output).
	- If the pin is used as general input, both address 0x581[2] (IE) and 0x582[2] (OEN) should be set as 1b'1, and the input data can be read from address 0x580[2] (Input).



- 2. To use the pin as SPI\_DO function, address 0x586[2] (Act as GPIO) should be set as 1b'0, and 0x5a8[5:4] (Register) should be set as 2b'00.
- 3. To use the pin as PWM0 function, address 0x586[2] (Act as GPIO) should be set as 1b'0, and 0x5a8[5:4] (Register) should be set as 2b'10.

### Example 2: SPI\_CN/PWM3/PD[2]

- 1. The pin acts as SPI\_CN function by default.
- 2. To use it as GPIO function, first set address 0x59e[2] (Act as GPIO) as 1b'1.
	- If the pin is used as general output, both address 0x599[2] (IE) and 0x59a[2] (OEN) should be set as 1b'0, then configure address 0x59b[2] (Output).
	- If the pin is used as general input, both address 0x599[2] (IE) and 0x59a[2] (OEN) should be set to 1b'1, and the input data can be read from address 0x598[2] (Input).
- 3. To use it as PWM3 function, set address 0x59e[2] (Act as GPIO) as 1b'0, and set 0x5ae[5:4] (Register) to 2b'10.

I2C can also be multiplexed with SPI interface, i.e. I2C\_SDA/I2C\_SCK can be multiplexed with SPI\_DI (DI)/ SPI\_CK (CK) respectively.

To select multiplexed SPI/I2C function, please follow the steps below:

**Step 1** Disable GPIO function by setting corresponding "Act as GPIO" as 1b'0.

**Step 2** Select SPI/I2C function by setting corresponding "Register".

**Step 3** Address 0x5b6[7:4] serve to select SPI or I2C output.

**Step 4** Address 0x5b7[7:0] serve to select SPI input or I2C input.

**Table 7-3 Select Multiplexed SPI/I2C**

| Pin with<br>Multiplexed<br>SPI/I2C | Act as GPIO                    | Register                                                               | SPI Input Select                                      | <b>I2C Input Select</b>                               | SPI/I2C Output<br>Select                                        |
|------------------------------------|--------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|
| PA[3]                              | $0x586[3] = 0$<br>Disable GPIO | $0x5a8[7:6] = 0$<br>Select DI<br>$(IC\_SDA)$                           | 5b7[0]<br>1: as SPI input<br>$0:$ not as SPI<br>input | 5b7[4]<br>1: as I2C input<br>$0:$ not as I2C<br>input | Ox5b6[4]<br>1: as SPI/I2C output<br>O: not as SPI/I2C<br>output |
| PA[4]                              | $0x586[4] = 0$<br>Disable GPIO | $0x5a9[1:0] = 0$<br>Select CK<br>$(IZC_SCK)$                           | 5b7[1]<br>1: as SPI input<br>0: not as SPI<br>input   | 5b7[5]<br>1: as I2C input<br>$0:$ not as I2C<br>input | Ox5b6[5]<br>1: as SPI/I2C output<br>O: not as SPI/I2C<br>output |
| <b>PB[6]</b>                       | $0x58e[6] = 0$<br>Disable GPIO | $Ox5ab[5:4] = 1$<br>Select SPI_DI<br>$(IC\_SDA)$<br>(default function) | 5b7[2]<br>1: as SPI input<br>$0:$ not as SPI<br>input | 5b7[6]<br>1: as I2C input<br>$0:$ not as I2C<br>input | Ox5b6[6]<br>1: as SPI/I2C output<br>O: not as SPI/I2C<br>output |



### 7.1.1.3 Drive Strength

The registers in the "DS" column are used to configure the corresponding pin's driving strength: "1" indicates maximum drive level, while "0" indicates minimal drive level.

The "DS" configuration will take effect when the pin is used as output. It's set as the strongest driving level by default. In actual applications, driving strength can be decreased to lower level if necessary.

- PA[5:7], PB[0:3]: maximum = 8 mA ("DS" = 1), minimum = 4 mA ("DS" = 0)
- PB[4:7]: maximum = 16 mA ("DS" = 1), minimum = 12 mA ("DS" = 0)
- Other GPIOs (PA[O:4], PC[O:7] and PD[O:7]): maximum = 4 mA ("DS" = 1), minimum = 2 mA ("DS" = 0)

## 7.1.2 Connection Relationship Between GPIO and Related Modules

GPIO can be used to generate GPIO interrupt signal for interrupt system, counting or control signal for Timer/ Counter module, or GPIO2RISC interrupt signal for interrupt system.

For the "Exclusive Or (XOR)" operation result for input signal from any GPIO pin and respective "Polarity" value, on one hand, it takes "And" operation with "irq" and generates GPIO interrupt request signal; on the other hand, it takes "And" operation with "m0/m1/m2", and generates counting signal in Mode 1 or control signal in Mode 2 for Timer0/Timer1/Timer2, or generates GPIO2RISC[0]/GPIO2RISC[1] interrupt request signal.

GPIO interrupt request signal =  $|$  ((input  $\hat{ }$  polarity) & irg);

Counting (Mode 1) or control (Mode 2) signal for TimerO =  $|$  ((input  $\hat{ }$  polarity) & m0);

Counting (Mode 1) or control (Mode 2) signal for Timer1 =  $|$  ((input  $\hat{ }$  polarity) & m1);

Counting (Mode 1) or control (Mode 2) signal for Timer2 =  $|$  ((input  $\degree$  polarity) & m2);

GPIO2RISC[0] interrupt request signal = | ((input ^ polarity) & m0);

GPIO2RISC[1] interrupt request signal =  $|$  ((input  $\hat{ }$  polarity) & m1).



#### **Figure 7-1 Logic Relationship Between GPIO and Related Modules**

Please refer to Table 7-4 and Table 6-1 to learn how to configure GPIO for interrupt system or Timer/Counter (Mode 1 or Mode 2).

### Enable GPIO function

First enable GPIO function, enable IE and disable OEN. Please see Section 7.1.1.

### GPIO IRQ signal:

Select GPIO interrupt trigger edge (positive edge or negative edge) via configuring "**Polarity**", and set corresponding GPIO interrupt enabling bit "**Irq**".

Then set address 0x5b5[3] (irq\_enable) to enable GPIO IRQ.

Finally enable GPIO interrupt (irq\_gpio) via address 0x642[2].

User can read addresses 0x5e0 ~ 0x5e3 to see which GPIO asserts GPIO interrupt request signal. Note: 0x5e0[7:0] --> PA[7] ~ PA[0], 0x5e1[7:0] --> PB[7] ~ PB[0], 0x5e2[7:0] --> PC[7] ~ PC[0], 0x5e3[7:0] -- > PD[7] ~ PD[0].

### Timer/Counter counting or control signal:

Configure "**Polarity**". In Timer Mode 1, it determines GPIO edge when Timer Tick counting increases. In Timer Mode 2, it determines GPIO edge when Timer Tick starts counting.

Then set "**m0/m1/m2**" to specify the GPIO which generates counting signal (Mode 1)/control signal (Mode 2) for Timer0/Timer1/Timer2.

User can read addresses 0x5e8 ~ 0x5eb/0x5f0 ~ 0x5f3/0x5f8 ~ 0x5fb to see which GPIO asserts counting signal (in Mode 1) or control signal (in Mode 2) for Timer0/Timer1/Timer2. Note: Timer0: 0x5e8[7:0] --> PA[7] ~ PA[0], 0x5e9[7:0] --> PB[7] ~ PB[0], 0x5ea[7:0] --> PC[7] ~ PC[0], 0x5eb[7:0] --> PD[7] ~ PD[0]; Timer1: 0x5f0[7:0] --> PA[7] ~ PA[0], 0x5f1[7:0] --> PB[7] ~ PB[0], 0x5f2[7:0] --> PC[7] ~ PC[0], 0x5f3[7:0] --> PD[7] ~ PD[0]; Timer2: 0x5f8[7:0] --> PA[7] ~ PA[0], 0x5f9[7:0] --> PB[7] ~ PB[0], 0x5fa[7:0] --> PC[7] ~ PC[0], 0x5fb[7:0] --> PD[7] ~ PD[0].



### GPIO2RISC IRQ signal:

Select GPIO2RISC interrupt trigger edge (positive edge or negative edge) via configuring "**Polarity**", and set corresponding GPIO enabling bit **"m0"/"m1"**.

Enable GPIO2RISC[0]/GPIO2RISC[1] interrupt, i.e. "gpio2risc[0]" (address 0x642[5]) / "gpio2risc[1]"(address 0x642[6]).



#### **Table 7-4 GPIO IRQ Table**



## 7.1.3 Pull-Up/Pull-Down Resistor

All GPIOs (including PA[0] ~ PD[7]) support configurable pull-up resistor of rank x1 and x100 or pull-down resistor of rank x10 which are all disabled by default. Analog registers afe\_0x0e<7:0> ~ afe\_0x15<7:0> serve to control the pull-up/pull-down resistor for each GPIO.

The DP pin also supports 1.5 kΩ pull-up resistor for USB use. The 1.5 kΩ pull up resistor is disabled by default and can be enabled by setting analog register afe\_0x0b<7> as 1b'1. For the DP/PA[6] pin, user can only enable either 1.5 kΩ pull-up resistor or pull-up resistor of rank x1/x100 / pull-down resistor of rank x10 at the same time. Please refer to Table 7-5 for details.

Take the PA[3] for example: Setting analog register afe\_0x0e<7:6> to 2b'01/2b'11/2b'10 is to respectively enable pull-up resistor of rank x100/pull-up resistor of rank x1/pull-down resistor of rank x10 for PA[3]; Clearing the two bits (default value) disables pull-up and pull-down resistor for PA[3].

| <b>Address</b>   | Name                                         | Description                                                              | Default Value |  |  |
|------------------|----------------------------------------------|--------------------------------------------------------------------------|---------------|--|--|
| $afe$ $0x0b < 7$ | dp_pullup_res_3v                             | 1.5k (typ.) pull-up resistor for USB DP PAD<br>O: disable<br>$1:$ enable | 0x0           |  |  |
| Rank             | Typical value (depend on actual application) |                                                                          |               |  |  |
| x1               | 18 kOhm                                      |                                                                          |               |  |  |
| x10              | 160 kOhm                                     |                                                                          |               |  |  |
| x100             | 1 MOhm                                       |                                                                          |               |  |  |

**Table 7-5 Analog Registers for Pull-Up/Pull-Down Resistor Control**











Ť.





## 7.2 SWM and SWS

The TLSR8278 supports Single Wire interface. SWM (Single Wire Master) and SWS (Single Wire Slave) represent the master and slave device of the single wire communication system developed by Telink. The maximum data rate can be up to 2 Mbps.

SWS usage is not supported in power-saving mode (Deep Sleep or Suspend).

## 7.2.1 Swire Through USB

The default function of PA[6] is DP. If swire\_usb\_en (swire\_base+0x1[7]) = 1, when PA[6] (DP) and PA[5] (DM) receive a specific timing sequence (see Figure 7-3), swire\_usb\_sel will be set to 1, then the Swire slave data will switch to DP and PA[6] will switch to SWS function.





Figure 7-3 shows the timing sequence of enabling Swire through USB. DM should remain high all the time. DP should remain high until ucnt[19:18] = 2'b10, then DP switches to the low level and remains low until ucnt[19:18] = 2'b11, at which point swire\_usb\_det is set to 1. That is, assuming the system clock is 24M, then the timing sequence should be: DP remains high for about 22 ms and low for about 11 ms.



### **Figure 7-3 Timing Sequence of Enabling Swire Through USB**

## 7.3 I2C

The TLSR8278 embeds I2C hardware module, which could act as Master mode or Slave mode. I2C is a popular inter-IC interface requiring only 2 bus lines, a serial data line (SDA) and a serial clock line (SCL).

### 7.3.1 Communication Protocol

Telink I2C module supports standard-mode (100 kbps) and fast-mode (400 kbps) with restriction that system clock must be by at least 10x of data rate.

Two wires, SDA and SCL (SCK) carry information between Master device and Slave device connected to the bus. Each device is recognized by unique address (ID). Master device is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. Slave device is the device addressed by a Master.

Both SDA and SCL are bidirectional lines connected to a positive supply voltage via a pull-up resister. It's recommended to use external 3.3 kOhm pull-up resistor. For standard mode, the internal pull-up resistor of rank x1 can be used instead of the external 3.3 kOhm pull-up.



When the bus is free, both lines are HIGH. It's noted that data in SDA line must keep stable when clock signal in SCL line is at high level, and level state in SDA line is only allowed to change when clock signal in SCL line is at low level.

#### **Figure 7-4 I2C Timing Chart**



## 7.3.2 Register Table



### **Table 7-6 Register Configuration for I2C**





### 7.3.3 I2C Slave Mode

I2C module of the TLSR8278 acts as Slave mode by default. I2C slave address can be configured via register I2C\_ID (address 0x01) [7:1].

**Figure 7-5 Byte Consisted of Slave Address and R/W Flag Bit**



I2C Slave mode supports two sub modes including Direct Memory Access (DMA) mode and Mapping mode, which is selectable via address 0x03[2].

In I2C Slave mode, Master could initiate transaction anytime. I2C slave module will reply with ACK automatically. To monitor the start of I2C transaction, user could set interrupt from GPIO for SCA or SCL.



### 7.3.3.1 DMA Mode

In DMA mode, other devices (Master) could access (read/write) designated address in Register and/or SRAM of the TLSR8278 according to I2C protocol. I2C module of the TLSR8278 will execute the read/write command from I2C master automatically. But user needs to notice that the system clock shall be at least 10x faster than I2C bit rate.

The access address designated by Master is offset by 0x800000. In the TLSR8278, Register address starts from 0x800000 and SRAM address starts from 0x840000. For example, if Addr High (AddrH) is 0x04, Addr Middle (AddrM) is 0x00, and Addr Low (AddrL) is 0xcc, the real address of accessed data is 0x8400cc.

In DMA mode, Master could read/write data byte by byte. The designated access address is initial address and it supports auto increment by setting address 0x03[0] to 1b'1.

### **Figure 7-6 Read Format in DMA Mode**



### **Read Format in DMA mode**

### **Figure 7-7 Write Format in DMA Mode**

### **Write Format in DMA mode**



### 7.3.3.2 Mapping Mode

Mapping mode could be enabled via setting register I2CSCT0 (address 0x03)[2] to 1b'1.

In mapping mode, data written and read by I2C master will be redirected to specified 128-byte buffer in SRAM. User could specify the initial address of the buffer by configuring registers HOSR\_ADR\_L (address 0xe1, lower byte), HOSR\_ADR\_M (address 0xe2, middle byte) and HOSR\_ADR\_H (address 0xe3, higher byte). The first 64 byte buffer is for written data and following 64-byte buffer is for read data. Every time the data access will start from the beginning of the Write-buffer/Read-buffer after I2C stop condition occurs. The last accessed data address could be checked in register I2CMAP\_HADR (address 0xe0) [6:0] which is only updated after I2C STOP occurs.

**Figure 7-8 Read Format in Mapping Mode**

### **Read Format in mapping mode**



**Figure 7-9 Write Format in Mapping Mode**

### **Write Format in mapping mode**



### 7.3.4 I2C Master Mode

Address 0x03[1] should be set to 1b'1 to enable I2C master mode for the TLSR8278.

Address 0x00 serves to set I2C Master clock:  $F_{12C}$  = (System Clock / (4 \*clock speed configured in address 0x00).

A complete I2C protocol contains START, Slave Address, R/W bit, data, ACK and STOP. Slave address could be configured via address 0x01[7:1].

I2C Master (i.e. I2C module of the TLSR8278) could send START, Slave Address, R/W bit, data and STOP cycle by configuring address 0x07. I2C master will send enabled cycles in the correct sequence.

Address 0x02 serves to indicate whether Master/Master packet is busy, as well as Master received status. Bit[0] will be set to 1 when one byte is being sent, and the bit can be automatically cleared after a start signal/ address byte/acknowledge signal/data /stop signal is sent. Bit[1] is set to 1 when the start signal is sent, and the bit will be automatically cleared after the stop signal is sent. Bit[2] indicates whether to succeed in sending acknowledgement signal.

### 7.3.4.1 I2C Master Write Transfer

I2C Master has 3-byte buffer for write data, which are I2CAD (0x04), I2CDW (0x05) and I2CDR (0x06). Write transfer will be completed by I2C master module.

For example, to implement an I2C write transfer with 3-byte data, which contains START, Slave Address, Write bit, ACK from Slave, 1st byte, ACK from Slave, 2nd byte, ACK from Slave, 3rd byte, ACK from Slave and STOP, user needs to configure I2C Slave Address to I2C\_ID (0x01) [7:1], 1st byte data to I2CAD, 2nd byte data to I2CDW and 3rd byte to I2CDR. To start I2C write transfer, I2CSCT1 (0x07) is configured to 0x3f (0011 1111). I2C Master will launch START, Slave address, Write bit, load ACK to I2CMST (0x02) [2], send I2CAD data, load ACK to I2CMST[2], send I2CDW data, load ACK to I2CMST[2], send I2CDR data, load ACK to I2CMST[2] and then STOP sequentially.

For I2C write transfer whose data are more than 3 bytes, user could split the cycles according to I2C protocol.



### 7.3.4.2 I2C Master Read Transfer

I2C Master has one byte buffer for read data, which is I2CDR (0x06). Read transfer will be completed by I2C Master.

For example, to implement an I2C read transfer with 1 byte data, which contains START, Slave Address, Read bit, ACK from Slave, 1<sup>st</sup> byte from Slave, ACK by Master and STOP, user needs to configure I2C Slave address to I2C\_ID (0x01) [7:1]. To start I2C read transfer, I2CSCT1 (0x07) is configured to 0xf9 (1111 1001). I2C Master will launch START, Slave address, Read bit, load ACK to I2CMST (0x02) [2], load data to I2CDR, reply ACK and then STOP sequentially.

For I2C read transfer whose data are more than 1 byte, user could split the cycles according to I2C protocol.

## 7.3.5 I2C and SPI Usage

I2C hardware and SPI hardware modules in the chip share part of the hardware, as a result, when both hardware interfaces are used, the restrictions listed within this section need to be taken into consideration.

I2C and SPI hardware cannot be used as Slave at the same time.

The other cases are supported, including:

- I2C Slave and SPI Master can be used at the same time.
- I2C Master and SPI Slave can be used at the same time.
- I2C and SPI can be used as Master at the same time.

Please refer to corresponding SDK instructions for details.

## 7.4 SPI

The TLSR8278 embeds SPI (Serial Peripheral interface), which could act as Master mode or Slave mode. SPI is a high-speed, full-duplex and synchronous communication bus requiring 4 bus lines including a chip select (CS) line, a data input (DI) line, a data output (DO) line and a clock (CK) line.

## 7.4.1 Register Table



### **Table 7-7 Register Configuration for SPI**



## 7.4.2 SPI Master Mode

SPI for the TLSR8278 supports both Master mode and Slave mode and acts as Slave mode by default. Address 0x09 bit[1] should be set to 1b'1 to enable SPI Master mode. Register SPISP is to configure SPI pin and clock: setting address 0x0a bit[7] to 1 is to enable SPI function mode, and corresponding pins can be used as SPI pins; SPI clock = system clock/((clock speed configured in address  $OxOa \text{ bit}[6:0] + 1)*2$ ).

Address 0x08 serves as the data register. One reading/writing operation of 0x08 enables the SPI\_CK pin to generate 8 SPI clock cycles.

Telink SPI supports four standard working modes: Mode 0 ~ Mode 3. Register SPIMODE (address 0x0b) serves to select one of the four SPI modes:





Address 0x09 bit[0] is to control the CS line: when the bit is set to 1, the CS level is high; when the bit is cleared, the CS level is low.

Address 0x09 bit[2] is the disabling bit for SPI Master output. When the bit is cleared, MCU writes data into address 0x08, then the SPI\_DO pin outputs the data bit by bit during the 8 clock cycles generated by the SPI\_CK pin. When the bit is set to 1b'1, SPI\_DO output is disabled.



Address 0x09 bit[3] is the enabling bit for SPI Master reading data function. When the bit is set to 1b'1, MCU reads the data from address 0x08, then the input data from the SPI\_DI pin is shifted into address 0x08 during the 8 clock cycles generated by the SPI\_CK pin. When the bit is cleared, SPI Master reading function is disabled.

Address 0x09[5] is the enabling bit for share mode, i.e. whether SPI\_DI and SPI\_DO share one common line.

User can read address 0x09 bit[6] to get SPI busy status, i.e. whether the 8 clock pulses have been sent.

### 7.4.3 SPI Slave Mode

SPI for the TLSR8278 acts as Slave mode by default. SPI Slave mode supports DMA. User could access registers of the TLSR8278 by SPI interface. It's noted that system clock of TLSR8278 shall be at least 5x faster than SPI clock for reliable connection. Address 0x0a should be written with data 0xa5 by the SPI host to activate SPI Slave mode. SPI Salve only supports Mode 0 and Mode 3.



### **Table 7-9 SPI Slave Mode**

Address 0x09[4] is dedicated for SPI Slave mode and indicates address auto increment. SPI write command format and read command format are illustrated in the figure below:

#### **Figure 7-10 SPI Write/Read Command Format**

### **SPI Write Format**





## 7.4.4 I2C and SPI Usage

I2C hardware and SPI hardware modules in the chip share part of the hardware, as a result, when both hardware interfaces are used, certain restrictions apply.

See Section 7.3.5 for detailed instructions.

## 7.5 UART

The TLSR8278 embeds UART (Universal Asynchronous Receiver/Transmitter) to implement full-duplex transmission and reception via UART TX and RX interface. Both TX and RX interface are 4-layer FIFO (First In First Out) interface.

Hardware flow control is supported via RTS and CTS.

The UART module also supports ISO7816 protocol to enable communication with ISO/IEC 7816 integrated circuit card, especially smart card. In this mode, half-duplex communication (transmission or reception) is supported via the shared 7816\_TRX interface.



**Figure 7-11 UART Communication**

As shown in the figure above, data to be sent is first written into TX buffer by MCU or DMA, then UART module transmits the data from TX buffer to other device via pin TX. Data to be read from other device is first received via pin RX and sent to RX buffer, then the data is read by MCU or DMA.

If RX buffer of the TLSR8278 UART is close to full, the TLSR8278 will send a signal (configurable high or low level) via pin RTS to inform other device that it should stop sending data. Similarly, if the TLSR8278 receives a signal from pin CTS, it indicates that RX buffer of other device is close to full and the TLSR8278 should stop sending data.



### **Table 7-10 Register Configuration for UART**











Addresses 0x90 ~ 0x93 serve to write data into TX buffer or read data from RX buffer.

Addresses 0x94 ~ 0x95 serve to configure UART clock.

Address 0x96 serves to set baud rate (bit[3:0]), enable RX/TX DMA mode (bit[4:5]), and enable RX/TX interrupt (bit[6:7]).

Address 0x97 mainly serves to configure CTS. Bit[1] should be set to 1b'1 to enable CTS. Bit[0] serves to configure CTS signal level. Bit[2:3] serve to enable parity bit and select even/odd parity. Bit[5:4] serve to select 1/1.5/2 bits for stop bit. Bit[6] serves to configure whether RX/TX level should be inverted.

Address 0x98 serves to configure RTS. Bit[7] and Bit[3:0] serve to enable RTS and configure RTS signal level.

Address 0x99 serves to configure the number of bytes in RX/TX buffer to trigger interrupt.

The number of bytes in RX/TX buffer can be read from address 0x9c.



## 7.6 USB

The TLSR8278 has a full-speed (12 Mbps) USB interface for communicating with other compatible digital devices. The USB interface acts as a USB peripheral, responding to requests from a master host controller. The chip contains internal 1.5 kOhm pull up resistor for the DP pin, which can be enabled via analog register afe\_0x0b<7>.

Telink USB interface supports the Universal Serial Bus Specification, Revision v2.0 (USB v2.0 Specification).

The chip supports 9 endpoints, including control endpoint 0 and 8 configurable data endpoints. Endpoint 1, 2, 3, 4, 7 and 8 can be configured as input endpoint, while endpoint 5 and 6 can be configured as output endpoint. In audio class application, only endpoint 6 supports iso out mode, while endpoint 7 supports iso in mode. In other applications, each endpoint can be configured as bulk, interrupt and iso mode. For control endpoint 0, the chip's hardware vendor command is configurable.

### Optional suspend mode:

- Selectable as USB suspend mode or chip suspend mode, support remote wakeup.
- Current draw in suspend mode complies with USB v2.0 Specification.
- USB pins (DM, DP) can be used as GPIO function in suspend mode.
- Resume and detach detect: Recognize USB device by detecting the voltage on the DP pin with configurable 1.5k pull-up resistor.
- USB pins configurable as wakeup GPIOs.

The USB interface belongs to an independent power domain, and it can be configured to power down independently.



# 8 PWM

The TLSR8278 supports up to 6-channel PWM (Pulse-Width-Modulation) output. Each PWM#n (n = 0 ~ 5) has its corresponding inverted output at PWM#n\_N pin.

## 8.1 Register Table



### **Table 8-1 Register Table for PWM**

Datasheet for Telink TLSR8278

٦



**Telink** 

Ť

 $\mathbf{T}$ WW











## 8.2 Enable PWM

Register PWM\_EN (address 0x780)[5:1] and PWM\_EN0 (address 0x781)[0] serves to enable PWM5 ~ PWM0 respectively via writing "1" for the corresponding bits.

## 8.3 Set PWM Clock

PWM clock derives from system clock. Register PWM\_CLKDIV (address 0x782) serves to set the frequency dividing factor for PWM clock. Formula below applies:

 $F_{PWM} = F_{System clock} / (PWM_C LKDIV+1)$ 

## 8.4 PWM Waveform, Polarity and Output Inversion

Each PWM channel has independent counter and 2 status including "Count" and "Remaining". Count and Remaining status form a signal frame.

## 8.4.1 Waveform of Signal Frame

When PWM#n is enabled, first PWM#n enters Count status and outputs High level signal by default. When PWM#n counter reaches cycles set in register PWM\_TCMP#n (address 0x794 ~ 0x795, 0x798 ~ 0x799, 0x79c ~ 0x79d, 0x7a0 ~ 0x7a1, 0x7a4 ~ 0x7a5, 0x7a8 ~ 0x7a9) / PWM\_TCMP0\_SHADOW (0x7c4 ~ 0x7c5), PWM#n enters Remaining status and outputs Low level till PWM#n cycle time configured in register PWM\_TMAX#n (address 0x796 ~ 0x797, 0x79a ~ 0x79b, 0x79e ~ 0x79f, 0x7a2 ~ 0x7a3, 0x7a6 ~ 0x7a7, 0x7aa ~ 0x7ab) / PWM\_TMAX0\_SHADOW (0x7c6 ~ 0x7c7) expires.



An interruption will be generated at the end of each signal frame if enabled via register PWM\_MASK (address 0x7b0[2:7]).



## 8.4.2 Invert PWM Output

PWM#n and PWM#n\_N output could be inverted independently via register PWM\_CC0 (address 0x784) and PWM\_CC1 (address 0x785). When the inversion bit is enabled, waveform of the corresponding PWM channel will be inverted completely.

## 8.4.3 Polarity for Signal Frame

By default, PWM#n outputs High level at Count status and Low level at Remaining status. When the corresponding polarity bit is enabled via register PWM\_CC2 (address 0x786[5:0]), PWM#n will output Low level at Count status and High level at Remaining status.



### **Figure 8-2 PWM Output Waveform Chart**

## 8.5 PWM Modes

## 8.5.1 Select PWM Modes

PWM0 supports five modes, including Continuous mode (normal mode, default), Counting mode, IR mode, IR FIFO mode, IR DMA FIFO mode.

PWM1 ~ PWM5 only support Continuous mode.

Register PWM\_MODE (address 0x783) serves to select PWM0 mode.

## 8.5.2 Continuous Mode

PWM0 ~ PWM5 all support Continuous mode. In this mode, PWM#n continuously sends out signal frames. PWM#n should be disabled via address 0x780/0x781 to stop it; when stopped, the PWM output will turn low immediately.

During Continuous mode, waveform could be changed freely via PWM\_TCMP#n and PWM\_TMAX#n. New configuration for PWM\_TCMP#n and PWM\_TMAX#n will take effect in the next signal frame.



After each signal frame is finished, corresponding PWM cycle done interrupt flag bit (0x7b1[2:7]) will be automatically set to 1b'1. If the interrupt is enabled by setting PWM\_MASK0 (address 0x7b0[2:7]) as 1b'1, a frame interruption will be generated. User needs to write 1b'1 to the flag bit to manually clear it.



## 8.5.3 Counting Mode

Only PWM0 supports Counting mode. Address 0x783[3:0] should be set as 4b'0001 to select PWM0 counting mode.

In this mode, PWM0 sends out specified number of signal frames which is defined as a pulse group. The number is configured via register PWM\_PNUM0 (address 0x7ac ~ 0x7ad).

After each signal frame is finished, PWM0 cycle done interrupt flag bit (0x7b1[2]) will be automatically set to 1b'1. If the interrupt is enabled by setting PWM\_MASK0 (address 0x7b0[2]) as 1b'1, a frame interruption will be generated. User needs to write 1b'1 to the flag bit to manually clear it.

After a pulse group is finished, PWM0 will be disabled automatically, and PWM0 Pnum interrupt flag bit (0x7b1[0]) will be automatically set to 1b'1. If the interrupt is enabled by setting PWM\_MASK0 (address 0x7b0[0]) as 1b'1, a Pnum interruption will be generated. User needs to write 1b'1 to the flag bit to manually clear it.



**Figure 8-4 Counting Mode (n=0)**

Counting mode also serves to stop IR mode gracefully. Refer to Section 8.5.4 for details.

### 8.5.4 IR Mode

Only PWM0 supports IR mode. Address 0x783[3:0] should be set as 4b'0011 to select PWM0 IR mode.

In this mode, specified number of frames is defined as one pulse group. In contrast to Counting mode where PWM0 stops after first pulse group is finished, PWM0 will constantly send pulse groups in IR mode.



During IR mode, PWM0 output waveform could also be changed freely via WM\_TCMP0, PWM\_TMAX0 and PWM\_PNUM0. New configuration for PWM\_TCMP0, PWM\_TMAX0 and PWM\_PNUM0 will take effect in the next pulse group.

To stop IR mode and complete current pulse group, user can switch PWM0 from IR mode to Counting mode so that PWM0 will stop after current pulse group is finished. If PWM0 is disabled directly via PWM\_EN0 (0x781[0]), PWM0 output will turn Low immediately despite of current pulse group.

After each signal frame/pulse group is finished, PWM0 cycle done interrupt flag bit (0x7b1[2])/PWM0 Pnum interrupt flag bit (0x7b1[0]) will be automatically set to 1b'1. A frame interruption/Pnum interruption will be generated (if enabled by setting address 0x7b0[2]/0x7b0[0] as 1b'1).



#### **Figure 8-5 IR Mode (n=0)**

### 8.5.5 IR FIFO Mode

IR FIFO mode is designed to allow IR transmission of long code patterns without the continued intervention of MCU, and it is designed as a selectable working mode on PWM0. The IR carrier frequency is divided down from the system clock and can be configured as any normal IR frequencies, e.g. 36 kHz, 38 kHz, 40 kHz, or 56 kHz.

Only PWM0 supports IR FIFO mode. Address 0x783[3:0] should be set as 4b'0111 to select PWM0 IR FIFO mode.

An element ("FIFO CFG Data") is defined as basic unit of IR waveform, and written into FIFO. This element consists of 16 bits, including:

- bit[13:0] defines PWM pulse number of current group.
- bit[14] determines duty cycle and period for current PWM pulse group.
	- O: use configuration of TCMP0 and TMAX0 in 0x794 ~ 0x797;
	- º 1: use configuration of TCMP0\_SHADOW and TMAX0\_SHADOW in 0x7c4 ~ 0x7c7.
- bit[15] determines whether current PWM pulse group is used as carrier, i.e. whether PWM will output pulse (1) or low level (0).

User should use FIFO\_DATA\_ENTRY in 0x7c8 ~ 0x7cb to write the 16-bit "FIFO CFG Data" into FIFO by byte or half word or word.

- To write by byte, user should successively write 0x7c8, 0x7c9, 0x7ca and 0x7cb.
- To write by half word, user should successively write 0x7c8 and 0x7ca.
- To write by word, user should write 0x7c8.



FIFO depth is 8 bytes. User can read the register FIFO\_SR in 0x7cd to view FIFO empty/full status and check FIFO data number.



**Figure 8-6 IR Format Examples**

When "FIFO CFG Data" is configured in FIFO and PWM0 is enabled via PWM\_EN0 (address 0x781[0]), the configured waveforms will be output from PWM0 in sequence. As long as FIFO doesn't overflow, user can continue to add waveforms during IR waveforms sending process, and long IR code that exceeds the FIFO depth can be implemented this way. After all waveforms are sent, FIFO becomes empty, PWM0 will be disabled automatically.

The FIFO\_CLR register (address 0x7ce[0]) serves to clear data in FIFO. Writing 1b'1 to this register will clear all data in the FIFO. Note that the FIFO can only be cleared when not in active transmission.

### 8.5.6 IR DMA FIFO Mode

IR DMA FIFO mode is designed to allow IR transmission of long code patterns without occupation of MCU, and it is designed as a selectable working mode on PWM0. The IR carrier frequency is divided down from the system clock and can be configured as any normal IR frequencies, e.g. 36 kHz, 38 kHz, 40 kHz, or 56 kHz.

Only PWM0 supports IR DMA FIFO mode. Address 0x783[3:0] should be set as 4b'1111 to select PWM0 IR DMA FIFO mode.

This mode is similar to IR FIFO mode, except that "FIFO CFG Data" is written into FIFO by DMA instead of MCU. User should write the configuration of "FIFO CFG Data" into RAM, and then enable DMA channel 5. DMA will NOTE: In this mode, when DMA channel 5 is enabled, PWM will automatically output configured waveform, without the need to manually enable PWM0 via 0x781[0] (i.e. 0x781[0] will be set as 1b'1 automatically).

### Example 1:

**Suppose** Mark carrier (pulse) frequency1 (F1) = 40 kHz, duty cycle 1/3

Mark carrier (pulse) frequency2 (F2) = 50 kHz, duty cycle 1/2

Space carrier (low level) frequency (F3) = 40 kHz

If user wants to make PWM send waveforms in following format (PWM CLK = 24 MHz):

- Burst(20[F1]), i.e. 20 F1 pulses
- Burst(30[F2]),
- Burst(50[F1]) ,
- Burst(50[F2]),
- Burst(20[F1],10[F3]),
- Burst(30[F2],10[F3])

**Step 1** Set carrier F1 frequency as 40 kHz, set duty cycle as 1/3.

- º Set **PWM\_TMAX0** as 0x258 (i.e. 24 MHz/40 kHz = 600 = 0x258).
- <sup>o</sup> Since duty cycle is  $1/3$ , set **PWM\_TCMP0** as  $0 \times 8$  (i.e.  $600/3 = 200 = 0 \times 8$ ).
- º Set carrier F2 frequency as 50 kHz, set duty cycle as 1/2.
- º Set **PWM\_TMAX0\_SHADOW** as 0x1e0 (i.e. 24 MHz/50 kHz = 480 = 0x1e0).
- <sup>o</sup> Since duty cycle is  $1/2$ , set **PWM\_TCMP0\_SHADOW** as  $0xf0$  (i.e.  $480/2 = 240 = 0xf0$ ).

**Step 2** Generate "FIFO CFG Data" sequence.

- º Burst(20[F1]): {[15]: 1'b1, [14]: 1'b0, [13:0]: 'd20} = 0x8014.
- º Burst(30[F2]): {[15]: 1'b1, [14]: 1'b1, [13:0]: 'd30} = 0xc01e.
- $^{\circ}$  Burst(50[F1]) : {[15]: 1'b1, [14]: 1'b0, [13:0]: 'd50} = 0x8032.
- º Burst(50[F2]): {[15]: 1'b1, [14]: 1'b1, [13:0]:'d50} = 0xc032.
- $\degree$  Burst(20[F1],10[F3]): {[15]: 1'b1, [14]: 1'b0, [13:0]: 'd20} = 0x8014,  ${[15]: 1'60, [14]: 1'60, [13:0]: 'd10} = 0x000a.$
- º Burst(30[F2],10[F3]): {[15]: 1'b1, [14]: 1'b1, [13:0]: 'd30} = 0xc01e,
	- $\{[15]:1'$ b0,  $[14]:1'$ b0,  $[13:0]:1'$ d10} = 0x000a.

**Step 3** Write "FIFO CFG Data" into SRAM in DMA format.

- º DMA SOURCE ADDRESS+0x00: 0x0000\_0010 (DMA transfer-length: 16 bytes)
- º DMA SOURCE ADDRESS+0x04: 0xc01e\_8014 (little endian)
- º DMA SOURCE ADDRESS+0x08: 0xc032\_8032
- º DMA SOURCE ADDRESS+0x0c: 0x000a\_8014
- DMA SOURCE ADDRESS+0x10: 0x000a\_c01e

**Step 4** Enable DMA channel 5 to send PWM waveforms.

Write 1'b1 to address 0x524[5] to enable DMA channel 5.

After all waveforms are sent, FIFO becomes empty, PWM0 will be disabled automatically (address 0x781[0] is automatically cleared). The FIFO mode stop interrupt flag bit (address 0x7b3[0]) will be automatically set as



1b'1. If the interrupt is enabled by setting PWM\_MASK1 (address 0x7b2[0]) as 1b'1, a FIFO mode stop interrupt will be generated. User needs to write 1b'1 to the flag bit to manually clear it.

### Example 2:

**Suppose** carrier frequency is 38 kHz, system clock frequency is 24 MHz, duty cycle is 1/3, and the format of IR code to be sent is shown as below:

- Preamble waveform: 9 ms carrier + 4.5 ms low level.
- Data 1 waveform: 0.56 ms carrier + 0.56 ms low level.
- Data 0 waveform: 0.56 ms carrier + 1.69 ms low level.
- Repeat waveform: 9 ms carrier + 2.25 ms low level + 0.56 ms carrier. Repeat waveform duration is 11.81 ms, interval between two adjacent repeat waveforms is 108 ms.
- End waveform: 0.56 ms carrier.

User can follow the steps below to configure related registers:

**Step 1** Set carrier frequency as 38 kHz, set duty cycle as 1/3.

- º Set **PWM\_TMAX0** as 0x277 (i.e. 24 MHz/38 kHz = 631 = 0x277).
- <sup>o</sup> Since duty cycle is  $1/3$ , set **PWM\_TCMP0** as  $0 \times d2$  (i.e.  $631/3 = 210 = 0 \times d2$ ).

**Step 2** Generate "FIFO CFG Data" sequence.

#### º **Preamble waveform:**

9 ms carrier: {[15]:1'b1, [14]:1'b0, [13:0]: 9\*38='d 342=14'h 156} = 0x8156 4.5 ms low level: {[15]:1'b0, [14]:1'b0, [13:0]: 4.5\*38='d 171=14'h ab} = 0x00ab

### º **Data 1 waveform:**

0.56 ms carrier: {[15]:1'b1, [14]:1'b0, [13:0]: 0.56\*38='d 21=14'h 15} = 0x8015 0.56 ms low level: {[15]:1'b0, [14]:1'b0, [13:0]: 0.56\*38='d 21=14'h 15} = 0x0015

### º **Data 0 waveform:**

0.56 ms carrier: {[15]:1'b1, [14]:1'b0, [13:0]: 0.56\*38='d 21=14'h 15} = 0x8015 1.69 ms low level: {[15]:1'b0, [14]:1'b0, [13:0]: 1.69\*38='d 64=14'h 40} = 0x0040

### º **Repeat waveform:**

9 ms carrier: {[15]:1'b1, [14]:1'b0, [13:0]: 9\*38='d 342=14'h 156} = 0x8156 2.25 ms low level: {[15]:1'b0, [14]:1'b0, [13:0]: 2.25\*38='d 86=14'h 56} = 0x0056 0.56 ms carrier: {[15]:1'b1, [14]:1'b0, [13:0]: 0.56\*38='d 21=14'h 15} = 0x8015 108 ms - 11.81 ms = 96.19 ms low level:

{[15]:1'b0, [14]:1'b0, [13:0]: 96.19\*38='d 3655=14'h e47} = 0x0e47

### **º End waveform:**

0.56 ms carrier: {[15]:1'b1, [14]:1'b0, [13:0]: 0.56\*38='d 21=14'h 15} = 0x8015 **Step 3** Write "IR CFG Data" into SRAM in DMA format.

If user want PWM0 to send IR waveform in following format:

- Preamble+0x5a+Repeat+End
- Preamble: 0x8156, 0x00ab
- 0x5a = 8'b01011010
- Data 0: 0x8015, 0x0040
- Data 1: 0x8015, 0x0015
- Data 0: 0x8015, 0x0040



- Data 1: 0x8015, 0x0015
- Data 1: 0x8015, 0x0015
- Data 0: 0x8015, 0x0040
- Data 1: 0x8015, 0x0015
- Data 0: 0x8015, 0x0040
- Repeat: 0x8156, 0x0056, 0x8015, 0x0e47
- End: 0x8015.

User needs to write the configuration information above into source address of DMA channel 5, as shown below:

- DMA SOURCE ADDRESS+0x00: 0x0000\_002e (DMA transfer-length: 46 bytes)
- DMA SOURCE ADDRESS+0x04: 0x00ab\_8156 (Preamble) (little endian)
- DMA SOURCE ADDRESS+0x08: 0x0040\_8015 (Data 0)
- DMA SOURCE ADDRESS+0x0c: 0x0015\_8015 (Data 1)
- DMA SOURCE ADDRESS+0x10: 0x0040\_8015 (Data 0)
- DMA SOURCE ADDRESS+0x14: 0x0015\_8015 (Data 1)
- DMA SOURCE ADDRESS+0x18: 0x0015\_8015 (Data 1)
- DMA SOURCE ADDRESS+0x1c: 0x0040\_8015 (Data 0)
- DMA SOURCE ADDRESS+0x20: 0x0015\_8015 (Data 1)
- DMA SOURCE ADDRESS+0x24: 0x0040\_8015 (Data 0)
- DMA SOURCE ADDRESS+0x28: 0x0056\_8156 (Repeat)
- DMA SOURCE ADDRESS+0x2c: 0x0e47\_8015 (Repeat)
- DMA SOURCE ADDRESS+0x30: 0x8015 (End)

**Step 4** Enable DMA channel 5 to send PWM waveforms.

º Write 1'b1 to address 0x524[5] to enable DMA channel 5.

After all waveforms are sent, FIFO becomes empty, PWM0 will be disabled automatically (address 0x781[0] is automatically cleared). The FIFO mode stop interrupt flag bit (address 0x7b3[0]) will be automatically set as 1b'1. If the interrupt is enabled by setting PWM\_MASK1 (address 0x7b2[0]) as 1b'1, a FIFO mode stop interrupt will be generated. User needs to write 1b'1 to the flag bit to manually clear it.

## 8.6 PWM Interrupt

There are 9 interrupt sources from PWM function.

After each signal frame, PWM#n ( $n = 0 \sim 5$ ) will generate a frame-done IRQ (Interrupt Request) signal.

In Counting mode and IR mode, PWM0 will generate a Pnum IRQ signal after completing a pulse group.

In IR FIFO mode, PWM0 will generate a FIFO mode count IRQ signal when the FIFO\_NUM value is less than the FIFO\_NUM\_LVL, and will generate a FIFO mode stop IRQ signal after FIFO becomes empty.

In IR DMA FIFO mode, PWM0 will generate an IR waveform send done IRQ signal, after DMA has sent all configuration data, FIFO becomes empty and final waveform is sent.



To enable PWM interrupt, the total enabling bit "irq\_pwm" (address 0x641[6], see Chapter 6) should be set as 1b'1. To enable various PWM interrupt sources, PWM\_MASK0 (address 0x7b0[7:0]) and PWM\_MASK1 (address 0x7b2[0]) should be set as 1b'1 correspondingly.

Interrupt status can be cleared via register PWM\_INT0 (address 0x7b1[7:0]) and PWM\_INT1 (address 0x7b3[0]).



# 9 Audio

## 9.1 Audio Input Path

## 9.1.1 Audio Input Process

Figure 9-1 shows the audio input process.



### **Figure 9-1 Audio Input Process**

### 9.1.1.1 CODEC

As shown in Figure 9-1, CODEC consists of a CIC filter, 2 Half-wave filters, a compensation filter, and a high pass filter. CODEC is used to down-sample and filter compensate data collected by ADC. User need to enable codec (0xb8b[1]), set output frequency (0xb8a[5:1]), set codec clock mode, enable clock (0xb8a[0], 0xb8a[7:6]), check the table below for detail.

### **Table 9-1 CODEC Frequency Table**






### 9.1.1.2 ALC

ALC module consists auto and manual digital regulate.

### Auto Regulate in Digital Mode

First, detect input data envelop with Average filter, adjust parameter  $\alpha = 2^{\circ}(-K1)$ , K1(0xb85[7:4]) to change the speed if needed. Figure 9-2 below shows the structure of Average filter.





Set ALC\_SEL(0xba1[6:5]) to 2'b00 to disable ALC, 2'b01 to set ALC to right channel mode, 2'b10 to set ALC to left channel mode, and 2'b11 to set ALC to stereo mode. As shown in Figure 9-3, compare the detected envelop with regulate reference value ALCL(0xba0[3:0]), reduce it if it is bigger than ALCL, otherwise increase it. Change the reducing/increasing speed by adjusting ATK(0xba2[3:0]) and DCY(0xba2[7:4]). When the gain is decreasing (DCY), set ALC\_HLD(0xba1[3:0) to hold the gain, if the gain is higher than MAXGAIN(0xba0[7:4]), then freeze it to MAXGAIN, if it is lower than MINGAIN(0xba4[2:0]), freeze it to MINGAIN.

Noise Gate, together with ALC, is to prevent noise amplification. NGAT(0xba3[0]) is the enable trigger, NGTH(0xba3[7:3])is the programmable noise gate threshold, when the input signal is lower than NGTH, set NGG(0xba3[2:1]) to 2'b00 to keep the gain, set it to 2'b01 to mute the signal, 2'b10 to soft mute the signal.



**Figure 9-3 ATK/DCY Processing**

### Manual Regulate in Digital Mode

Adjust the gain of the output data of HPF in MIC input path by configure 0xb12[5:0].

 $0xb12[1:0] = 01:$  Input data\*1.25

- $Oxb12[1:0] = 10:$  Input data\*1.5
- 0xb12[1:0] = 11: Input data\*1.75

0xb12[5:2] is used to shift the processed data.

- $0xb12[5:2] = 8:$  no shift
- 0xb12[5:2] + 1: shift 1 bit left
- 0xb12[5:2] 1: shift 1 bit right

## 9.1.2 Audio Input Path

Figure 9-4 below shows the audio input path.

There are four types of audio input path: Digital microphone (DMIC), Codec (I2S), USB and analog input channel (AMIC), which is selectable by writing address 0xb11[3:2], 0xb11[5:4].

Address 0xb11[4] should be set as 1b'1/1b'0 to select mono/stereo input for audio input processing module.

The audio data flow direction is shown in the table below.

**Table 9-2 Audio Data Flow Direction**

| Data Path   |                           | <b>Target SRAM</b> |                           |                     |
|-------------|---------------------------|--------------------|---------------------------|---------------------|
|             |                           | FIFO0              | FIFO1                     | FIFO <sub>2</sub> ª |
| <b>DMIC</b> | CIC/HF1/HF2/DROOP/HPF/ALC | $\Delta$           | $\sqrt{ }$                | $\pmb{\times}$      |
| AMIC        |                           | $\Delta$           | $\sqrt{ }$                | X                   |
| <b>USB</b>  | Direct to SRAM            | $\Delta$           | $\sqrt{ }$                | $\pmb{\times}$      |
| 125         |                           |                    | $\sqrt{ }$                | X                   |
| ADC CH      |                           | $\times$           | $\boldsymbol{\mathsf{x}}$ | $\mathcal{N}$       |

a. FIFO2 is not shown in Figure 9-4.



#### **Figure 9-4 Audio Input Path**

#### 9.1.2.1 AMIC Input

When 0xb12[7] is set to 0, the system is set to AMIC input mode, AMIC has 2 formats of inputs, 16 bit and 20 bit, while 0xb11[3:2] are the select bits.

#### 16 Bit AMIC Input

Set 0xb11[3:2] to 0x10, FIFO 0 will choose 16 bit MIC input. The SoC supports only single channel for AMIC input, so 0xb12[6] should be set to 1, to enable mono mode (mono mode will merge 2 16-bit data from single channel into 1 32-bit data, while stereo mode will merge 2 16-bit data from 2 channels into 1 32-bit data).

#### 20 Bit AMIC Input

In this case, 0xb12[6] need to be set to 0, for no need to merge 20 bit data. Set 0xb11[3:2] to 0x11, FIFO 0 will choose 20 bit MIC input (only 20 bits are effective).



### 9.1.2.2 DMIC Input

When 0xb12[7] is set to 1, the system is set to DMIC input mode, DMIC has 2 formats of inputs, 16 bit and 20 bit, while 0xb11[3:2] are the select bits.

#### 16 Bit DMIC Input

Set 0xb11[3:2] to 0x10, FIFO 0 will choose 16 bit MIC input. When DMIC input is single-channel, set 0xb12[6] to 1 to enable mono mode, when DMIC input is dual-channel, set 0xb12[6] to 0 to enable stereo mode.

#### 20 Bit DMIC Input

In this case, 0xb12[6] need to be set to 0, for no need to merge 20 bit data. Set 0xb12[3:2] to 0x11, FIFO 0 will choose 32 bit MIC input (only 20 bits are effective), and the data from left channel will be written into SRAM. Set 0xb12[5:4] to 0x11, FIFO 1 will choose 32 bit MIC input (only 20 bits are effective), and the data from right channel will be written into SRAM.

### 9.1.2.3 I2S Input

Address 0xb11[3:2] /0xb11[5:4]should be set as 2b'01 to select I2S as DFIFO0/DFIFO1 audio input.

Digital I2S audio interface supports Master mode only, 16-bit data width, and variable sampling rate: 8K/16K/ 22.05K/24K/32K/44.1K/48K. The sampling rate is determined by I2S clock.

For I2S clock configuration, please refer to Section 4.3.3**.**

Address 0x560[5]/[4]/[1] should be set to "1" to enable I2S interface, I2S Recorder and I2S Player, respectively. I2S interface includes one configurable clock line, one data line and one channel selection line. Data generated by the audio codec will be written into FIFO after implementing conversion via I2S Recorder and audio input processing.

### 9.1.2.4 USB Host Input

Address 0xb11[3:2]/0xb11[5:4] should be set as 2b'00 to select USB as DFIFO0/DFIFO1 audio input.

Packet transmitted by USB Host will be written into FIFO after implementing conversion via USB Interface and audio input processing.

Address 0x560[3] should be set to 1b'1 to enable ISO player.

### 9.1.2.5 DFIFO

As shown in Table 9-2, for any type of audio input path, the data will be finally written into DFIFO (DMA FIFO) 0, 1 or 2.

Address  $0xb10[0]/[1]/[2]$  should be set as 1b'1 to enable audio input of DFIFO  $0 \sim 2$ .

DFIFO supports auto mode and manual mode. It's highly recommended to clear address 0xb2c[0] to select auto mode.

Take DFIFO0 as an example:

- Address 0xb00, 0xb01 and 0xb03 serve to set base address for DFIFO0, i.e. starting address to write/ read data into/from DFIFO0.
- Address 0xb02 serves to set depth (i.e. the maximum data number) for DFIFO0. Suppose address 0xb02 is set as 0x01, then the DFIFO0 depth is 4 words, i.e. 16 bytes.
- Current data number (difference value of write-pointer and read-pointer) in DFIFO0 can be read from address 0xb20 and 0xb21.
- User can check current DFIFO0 read pointer/write pointer location by reading address 0xb14 ~ 0xb15/ 0xb16 ~ 0xb17.
- When current data number in DFIFO0 is less than the underflow threshold set in address 0xb0c, address 0xb13 bit[0] and bit[4] will be set as 1b'1 successively, and a FIFO0 low interrupt will be generated if enabled via 0xb10[4].

Address 0xb13[4] will be automatically cleared when the data number in DFIFO0 is no less than the threshold; address 0xb13[0] needs to be cleared manually.

• When current data number in DFIFO0 is more than the overflow threshold set in address 0xb0d, address 0xb13 bit[1] and bit[5] will be set as 1b'1 successively, and a FIFO0 high interrupt will be generated if enabled via 0xb10[5].

Address 0xb13[5] will be automatically cleared when the data number in DFIFO0 is no more than the threshold; address 0xb13[1] needs to be cleared manually.

• When current data number in DFIFO1 is more than the overflow threshold set in address 0xb0e, address 0xb13 bit[2] and bit[6] will be set as 1b'1 successively, and a FIFO0 high interrupt will be generated if enabled via 0xb10[6].

Address 0xb13[6] will be automatically cleared when the data number in DFIFO0 is no more than the threshold; address 0xb13[2] needs to be cleared manually.

• When current data number in DFIFO2 is more than the overflow threshold set in address 0xb0f, address 0xb13 bit[3] and bit[7] will be set as 1b'1 successively, and a FIFO0 high interrupt will be generated if enabled via 0xb10[7].

**Table 9-3 Audio Input Registers**

Address 0xb13[7] will be automatically cleared when the data number in DFIFO0 is no more than the threshold; address 0xb13[3] needs to be cleared manually.



### 9.1.3 Register Configuration

T

**Telink** 















**Telink**  $\mathbf{T}$ WW











## 9.2 Audio Output Path

Audio output path mainly includes Rate Matching module, SDMDAC (Sigma-Delta Modulation DAC) and I2S Player. The audio data fetched from SRAM is processed by the Rate Matching module, then transferred to the SDM/I2S Player as the input signal.









### 9.2.1 Rate Matching

The rate matching block performs clock rate conversion and data synchronization between two domains: the input audio data is fetched from SRAM which works in system clock domain with 24 MHz/32 MHz/48 MHz clocks and the SDM/I2S which works between 4 MHz and 8 MHz.

When needed, the audio data from SRAM is interpolated to the SDM/I2S input rate. If the audio sampling rate is ClkUsbIn (e.g. 48 kHz), and the working clock of SDM/I2S is aclk\_i, then the interpolation ratio is given as follows:

$$
\frac{ClkUsbln}{ack_i} = \frac{step_i}{0x80000}
$$

Where step\_i[19:0] is configured in addresses 0x567 ~ 0x565.

Linear interpolation or delay interpolation is used as shown below.



#### **Figure 9-6 Linear Interpolation**

### 9.2.2 SDM

The SDM takes 16-bit audio data from SRAM and provides 1-bit modulated output. Only a simple passive filter network is needed to drive audio device directly.

Dither control can be added to the SDM to avoid spurs in output data. There are three dithering options: PN sequence, PN sequence with Shapping, and DC constant; only one type of input is allowed any time.

#### **Figure 9-8 Block Diagram of SDM**



### 9.2.3 Register Configuration

Address 0x560[4:1] should be set to "1" to enable I2S recorder/ISO player/SDM player/I2S player, while bit[0] is to select either mono or stereo audio output. Address 0x560[7] should be set to "1" to enable the HPF in audio output path.

Register VOL\_CTRL (address 0x562) serves to adjust volume level.

Address 0x563[2] serves to select either linear interpolation or delay interpolation for the rate matching block: Setting bit[2] to "1" is to select linear interpolation, while clearing the bit is to select delay interpolation.

Input for SDM Dither control is selectable via addresses 0x56b[6:5]), 0x563[6:5] and 0x568 ~ 0x569.

#### For the left channel:

- 1. Address 0x56b[5] should be set to 1b'1 to select constant DC input. When DC input is used, addresses 0x56c ~ 0x56d serve to configure the input constant value.
- 2. Address 0x56b[5] should be set to 1b'0 to use PN generator. Address 0x563[5] serves to enable/mask dither shapping module. There are two PN generators to generate random dithering sequence; address 0x568 bit[6]/bit[5] is enabling bit of the two PN generators.
	- To select PN sequence as input, address 0x56b[5] and 0x563[5] should be set to 0, 0x568[6]/[5]/ [6:5] should be set to 1.
	- To select PN sequence with Shapping as input, address 0x56b[5] should be set to 0, 0x563[5] and 0x568[6]/[5]/[6:5] should be set to 1.

When PN sequence or PN with Shapping is used, address 0x568[4:0]/0x569[4:0] determines the number of bits (ranging from 0 to 16) used in PN1/PN2 generator.

#### For the right channel:

- 1. Address 0x56b[6] should be set to 1b'1 to select constant DC input. When DC input is enabled, addresses 0x56e ~ 0x56f serve to configure the input constant value.
- 2. Address 0x56b[6] should be set to 1b'0 to use PN generator. Address 0x563[6] serves to enable/mask dither shapping module. There are two PN generators to generate random dithering sequence; address 0x569 bit[6]/bit[5] is enabling bit of the two PN generators.
	- To select PN sequence as input, address 0x56b[6] and 0x563[6] should be set to 0, 0x569[6]/[5]/ [6:5] should be set to 1.
	- To select PN sequence with Shapping as input, address 0x56b[6] should be set to 0, 0x563[6] and 0x569[6]/[5]/[6:5] should be set to 1.



When PN sequence or PN with Shapping is used, address 0x56a[4:0]/0x56b[4:0] determines the number of bits (ranging from 0 to 16) used in PN1/PN2 generator.

Address 0x567, 0x566 and 0x565[7:4] are to set step\_i[19:0] for the rate matching block, while address 0x564 is to tune the step\_i value. The step\_i should be in accordance with the aclk\_i provided by SDM/I2S clock.



#### **Table 9-4 Register Configuration Related to Audio Output Path**







# 10 Quadrature Decoder

The TLSR8278 embeds one quadrature decoder (QDEC) which is designed mainly for applications such as wheel. The QDEC implements debounce function to filter out jitter on the two phase inputs, and generates smooth square waves for the two phase.

# 10.1 Input Pin Selection

The QDEC supports two phase input; each input is selectable from the 8 pins of PortD, PortC, PortB and PortA via setting address 0xd2[2:0] (for channel a)/0xd3[2:0] (for channel b).

| Address 0xd2[2:0]/0xd3[2:0] | Pin   |
|-----------------------------|-------|
| 0                           | PA[2] |
| 1                           | PA[3] |
| $\overline{2}$              | PB[6] |
| 3                           | PB[7] |
| $\overline{4}$              | PC[2] |
| 5                           | PC[3] |
| 6                           | PD[6] |
| 7                           | PD[7] |

**Table 10-1 Input Pin Selection**

NOTE: To use corresponding IO as QDEC input pin, it's needed first to enable GPIO function, enable "IE" (1) and disable "OEN" (1) for this IO.

## 10.2 Common Mode and Double Accuracy Mode

The QDEC embeds an internal hardware counter, which is not connected with bus.

Address 0xd7[0] serves to select common mode or double accuracy mode.

For each wheel rolling step, two pulse edges (rising edge or falling edge) are generated.

If address 0xd7[0] is cleared to select common mode, the QDEC Counter value (real time counting value) is increased/decreased by 1 only when the same rising/falling edges are detected from the two phase signals.





#### **Figure 10-1 Common Mode**

If address 0xd7[0] is set to 1b'1 to select double accuracy mode, the QDEC Counter value (real time counting value) is increased/decreased by 1 on each rising/falling edge of the two phase signals; the COUNT0 will be increased/decreased by 2 for one wheel rolling.





#### **Figure 10-2 Double Accuracy Mode**

## 10.3 Read Real Time Counting Value

Neither can Hardware Counter value be read directly via software, nor can the counting value in address 0xd0 be updated automatically.

To read real time counting value, first write address 0xd8[0] with 1b'1 to load Hardware Counter data into the QDEC\_COUNT register, then read address 0xd0.

#### **Figure 10-3 Read Real Time Counting Value**



# 10.4 QDEC Reset

Address 0x60[5] serves to reset the QDEC. The QDEC Counter value is cleared to zero.

# 10.5 Other Configuration

The QDEC supports hardware debouncing. Address 0xd1[2:0] serves to set filtering window duration. All jitter with period less than the value will be filtered out and thus does not trigger count change.

Address 0xd1[4] serves to set input signal initial polarity.

Address 0xd1[5] serves to enable shuttle mode. Shuttle mode allows non-overlapping two phase signals as shown in the following figure.







## 10.6 Timing Sequence



#### **Figure 10-5 Timing Sequence Chart**





QDEC module works based on 32 kHz clock to ensure it can work in suspend mode. QDEC module supports debouncing function, and any signal with width lower than the threshold (i.e. "2^(n+1) \*clk\_32kHz \*3 (n=0xd1[2:0])) will be regarded as jitter. Therefore, effective signals input from Channel A and B should contain high/low level with width Thpw/Tlpw more than the threshold. The 2^n \*clk\_32kHz clock is used to synchronize input signal of QDEC module, so the interval between two adjacent rising/falling edges from Channel A and B, which are marked as Triw and Tfiw, should exceed "2^(n+1) \*clk\_32kHz".

Only when the timing requirements above are met, can QDEC module recognize wheel rolling times correctly.



# 10.7 Register Table



### **Table 10-3 Register Table for QDEC**



# 11 Manchester Decoder

The TLSR8278 integrates one Manchester Decoder (MDEC). The MDEC is designed to decode the input Manchester code, data after Manchester coding, into binary data.

# 11.1 Frame Format

The MDEC's input sequence includes a Carrier signal, a Start flag, a 39-bit mdec\_data filed (mdec\_data[38:0]), and an End flag.

- Carrier signal duration should be no less than 3 ms.
- Support duty cycle of 50% ~ 90%.
- Period for each bit is 408 us.
- The Start flag is Manchester code 1, a positive edge from low level to high level.
- The End flag is Manchester code 0, a negative edge from high level to low level.

#### **Figure 11-1 Frame Format**



# 11.2 Function Description

## 11.2.1 Block Diagram

The MDEC uses 32 kHz clock, and it mainly embeds a finite State machine, three counters, and a Shift Register to implement its function, including:

- Finite State Machine: It includes Idle state, Carrier state, Start state, Data state, and End state.
- count\_carrier: This counter serves to detect carrier signal in Idle state. When a carrier signal is detected, the MDEC's state machine enters Start state.
- count\_32k: After entering Start state, this counter serves to calculate the interval between two adjacent positive edges, so as to judge the input data.
- count\_bit: This counter serves to record the number of bits that have been decoded, so as to judge whether data decoding of a frame is finished. When the bit number reaches 39, it indicates decoding is finished.
- Shift Register: This register serves to store binary data after decoding.

**Figure 11-2 Function Block Diagram**



## 11.2.2 Reset MDEC

The analog register afe\_0x16 bit[4] serves to reset the MDEC module. To use the MDEC, it's needed to set this bit as 1b'0.

## 11.2.3 Select Input Channel

User can input the Manchester code from specific GPIO pin into the MDEC.

The analog register afe\_0x16 bit[3:0] serves to select PD[0], PC[4], PB[7] and PA[0] as input channel, respectively.

## 11.2.4 Read Result Data

Data after decoding, mdec\_data[38:0], are available in the Shift Register, i.e. the analog registers afe\_0x51 ~ afe\_0x55.

After data decoding of a frame is finished, if the 4-bit mdec\_data[38:35] in the analog register afe\_0x51[7:4]) is consistent with the mdec\_match\_value written in the analog register afe\_0x17[3:0], a MCU wakeup signal will be generated.



# 11.3 Register Table

| <b>Address</b> | <b>Bit Range</b> | R/W          | Description                                                                                              | Default<br>Value         |
|----------------|------------------|--------------|----------------------------------------------------------------------------------------------------------|--------------------------|
| afe_0x16       | $[4]$            | <b>RW</b>    | Reset MDEC<br>1: Reset MDEC and clear MDEC wakeup status<br>(afe_0x44[4]); to use MDEC, please set as 0. | Ox1                      |
|                | [3]              | <b>RW</b>    | Select PD[0] as data input                                                                               | Ox <sub>O</sub>          |
|                | $[2]$            | <b>RW</b>    | Select PC[4] as data input                                                                               | Ox <sub>O</sub>          |
|                | $[1]$            | <b>RW</b>    | Select PB[7] as data input                                                                               | 0x0                      |
|                | [0]              | <b>RW</b>    | Select PA[O] as data input                                                                               | 0x0                      |
| afe_0x17       | [3:0]            | <b>RW</b>    | mdec_match_value                                                                                         | 0x2                      |
| afe_0x44       | [4]              | $\mathsf{R}$ | MDEC wakeup status                                                                                       | $\overline{\phantom{a}}$ |
| afe_0x51       | [7:4]            | R            | mdec_data[38:35]                                                                                         | $\sim$                   |
|                | $[3]$            | R            | <b>RSVD</b>                                                                                              | $\overline{\phantom{a}}$ |
|                | $[2:0]$          | R            | mdec_data[34:32]                                                                                         | $\overline{\phantom{a}}$ |
| afe_0x52       | $[7:0]$          | $\mathsf{R}$ | mdec_data[31:24]                                                                                         | $\overline{\phantom{a}}$ |
| afe_0x53       | [7:0]            | R            | mdec_data[23:16]                                                                                         | $\overline{\phantom{a}}$ |
| afe_0x54       | $[7:0]$          | R            | mdec_data[15:8]                                                                                          | $\overline{\phantom{a}}$ |
| afe_0x55       | [7:0]            | R            | mdec_data[7:0]                                                                                           | $\sim$                   |

**Table 11-1 Analog Registers for MDEC**



# 12 SAR ADC

The TLSR8278 integrates one SAR ADC module, which can be used to sample analog input signals such as battery voltage and temperature sensor.



#### **Figure 12-1 Block Diagram of ADC**

## 12.1 Power On/Down

The SAR ADC is disabled by default. To power on the ADC, the analog register adc\_pd (afe\_0xfc<5>) should be set as 1b'0.

# 12.2 ADC Clock

ADC clock is derived from external 24 MHz crystal source, with frequency dividing factor configurable via the analog register adc\_clk\_div (afe\_0xf4<2:0>).

*ADC clock frequency (marked as FADC\_clk) = 24 MHz/(adc\_clk\_div+1)*

## 12.3 ADC Control in Auto Mode

### 12.3.1 Set Max State and Enable Channel

The SAR ADC supports Misc channel which consists of one "Set" state and one "Capture" state.

The analog register r\_max\_scnt (afe\_0xf2<5:4>) serves to set the max state index. As shown below, the r\_max\_scnt should be set as 0x02.



• The Misc channel can be enabled via r\_en\_misc (afe\_0xf2<2>).



### 12.3.2 "Set" State

The length of "Set" state for the Misc channel is configurable via the analog register r\_max\_s (afe\_0xf1<3:0>).

#### *"Set" state duration (marked as*  $T_{sd}$ *) = r\_max\_s / 24 MHz*

Each "Set" state serves to set ADC control signals for the Misc channel via corresponding analog registers, including:

- adc\_en\_diff: afe\_0xec<6>. MUST set as 1b'1 to select differential input mode.
- adc\_ain\_p: afe\_0xeb<7:4>. Select positive input in differential mode.
- adc\_ain\_n: afe\_0xeb<3:0>. Select negative input in differential mode.
- adc\_vref: afe\_0xea<1:0>. Set reference voltage V<sub>REF</sub>. ADC maximum input range is determined by the ADC reference voltage.
- adc\_sel\_ai\_scale: afe\_0xfa<7:6>. Set scaling factor for ADC analog input as 1 (default), or 1/8.

By setting this scaling factor, ADC maximum input range can be extended based on the  $V_{REF}$ .

For example, suppose the  $V_{REF}$  is set as 1.2 V:

Since the scaling factor is 1 by default, the ADC maximum input range should be  $0 \sim 1.2$  V (negative input is GND)  $/ -1.2$  V  $\sim +1.2$  V (negative input is ADC GPIO pin).

If the scaling factor is set as  $1/8$ , in theory ADC maximum input range should change to  $0 \sim 9.6$  V (negative input is GND) / -9.6 V ~ +9.6 V (negative input is ADC GPIO pin). But limited by input voltage of the chip's PAD, the actual range is narrower.

• adc\_res: afe\_0xec<1:0>. Set resolution as 8/10/12/14 bits.

ADC data is always 16-bit format no matter what the resolution is set. For example, 14 bits resolution indicates ADC data consists of 14-bit valid data and 2-bit sign extension bit.

• adc\_tsamp: afe\_0xee<3:0>. Set sampling time which determines the speed to stabilize input signals.

*Sampling time (marked as Tsamp) = adc\_tsamp / FADC\_clk*

The lower sampling cycle, the shorter ADC convert time.

### 12.3.3 "Capture" State

For the Misc channel, at the beginning of its "Capture" state, a "run" signal is issued automatically to start an ADC sampling and conversion process; at the end of "Capture" state, ADC output data is captured.

The length of "Capture" state is configurable via the analog register r\_max\_mc[9:0] (afe\_0xf1<7:6>, afe\_0xef<7:0>).

#### *"Capture" state duration for Misc channel (marked as Tcd) = r\_max\_mc / 24 MHz*

- The "VLD" bit (afe\_0xf6<0>) will be set as 1b'1 at the end of "Capture" state to indicate the ADC data is valid, and this flag bit will be cleared automatically.
- The 16-bit ADC output data can be read from the analog register adc\_dat[15:0] (afe\_0xf8<7:0>, afe\_0xf7<7:0>) while the afe\_0xf3<0> is set as 1b'0 (default). If the afe\_0xf3<0> is set as 1b'1, the data in the afe\_0xf8 and afe\_0xf7 won't be updated.



NOTE: The total duration "T<sub>td"</sub>, which is the sum of the length of "Set" state and "Capture" state, determines the sampling rate.

*Sampling frequency* (*marked as*  $F_s$ ) = 1 /  $T_{td}$ 

## 12.3.4 Usage Case with Detailed Register Setting

This case introduces the register setting details for Misc channel sampling.

In this case, afe\_0xf2<2> should be set as 1b'1, so as to enable the Misc channel, while the max state index should be set as "2" by setting afe\_0xf2<5:4> as 0x2.

*The total duration* (*marked as*  $T_{td}$ ) = ( $1*r$ \_max\_s +  $1*r$ \_max\_mc) / 24 MHz



#### **Table 12-1 Overall Register Setting**





# 12.4 Register Table









**Telink**  $\mathbf{T}$ 







# 13 Temperature Sensor

The TLSR8278 integrates a temperature sensor and it's used in combination with the SAR ADC to detect realtime temperature.

The temperature sensor is disabled by default. The analog register afe\_0x06<2> should be set as 1b'0 to enable the temperature sensor.



#### **Table 13-1 Analog Register for Temperature Sensor**

The temperature sensor embeds a pnp transistor. It takes the real-time temperature (T) as input, and outputs voltage drop ( $V_{EB}$ ) signals of pnp transistor as positive and negative output respectively.

#### **Figure 13-1 Block Diagram of Temperature Sensor**



The voltage drop  $V_{EB}$  signals is determined by the real-time temperature T, as shown below:

*VEB = 884 mV - 1.4286 mV/°C \* (T - (-40°C)) = 884 mV - 1.4286 mV/°C \* (T + 40°C)*

In this formula, "884 mV" indicates the value of VEB at the temperature of "-40°C".

To detect the temperature, the positive and negative output of the temperature sensor should be enabled as the input channels of the SAR ADC. The ADC will convert the  $V_{EB}$  signals into digital signal.

The ADC should be configured as differential mode, and the positive and negative output of the temperature sensor should be configured as differential input of the ADC. The ADC should initiate one operation and obtain one output signal (ADCOUT); therefore,

$$
V_{EB} = \frac{ADCOUT}{2^{N} - 1} \times V_{REF}
$$

In the formula, "N" and "V<sub>REF</sub>" indicate the selected resolution and reference voltage of the SAR ADC. Then the real-time temperature  $T$  can be calculated according to the  $V_{EB}$ .



# 14 Low Power Comparator

The TLSR8278 embeds a low power comparator. This comparator takes two inputs: input derived from external PortB (PB[1] ~ PB[7]), and reference input derived from internal reference, PB[0], PB[3], AVDD3 or float.

By comparing the input voltage multiplied by selected scaling coefficient with reference input voltage, the low power comparator will output high or low level accordingly.





## 14.1 Power On/Down

The low power comparator is powered down by default.

The analog register afe\_0x06<1> serves to control power state of the low power comparator: By clearing this bit, this comparator will be powered on; by setting this bit to 1b'1, this comparator will be powered down.

To use the low power comparator, first set afe\_0x06<1> as 1b'0, then the 32K RC clock source is enabled as the comparator clock.

# 14.2 Select Input Channel

Input channel is selectable from the PortB (PB[1] ~ PB[7]) via the analog register afe\_0x0d<2:0>.



## 14.3 Select Mode and Input Channel for Reference

Generally, it's needed to clear both the afe\_0x0b<3> and afe\_0x0d<7> to select the normal mode. In normal mode, the internal reference is derived from UVLO and has higher accuracy, but current bias is larger (10 µA); reference voltage input channel is selectable from internal reference of 972 mV, 921 mV, 870 mV and 819 mV, as well as PB[0], PB[3], AVDD3 and float.

To select the low power mode, both the afe\_0x0b<3> and afe\_0x0d<7> should be set as 1b'1. In low power mode, the internal reference is derived from Bandgap and has lower accuracy, but current bias is decreased to 50 nA; reference voltage input channel is selectable from internal reference of 964 mV, 913 mV, 862 mV and 810 mV, as well as PB[0], PB[3], AVDD3 and float.

# 14.4 Select Scaling Coefficient

Equivalent reference voltage equals the selected reference input voltage divided by scaling coefficient. The analog register afe\_0x0b<5:4> serves to select one of the four scaling options: 25%, 50%, 75% and 100%.

# 14.5 Low Power Comparator Output

The low power comparator output is determined by the comparison result of the value of [input voltage \*scaling] and reference voltage input. The comparison principle is shown as below:

- If the value of [input voltage \*scaling] is larger than reference voltage input, the output will be low  $("0")$ .
- If the value of [input voltage \*scaling] is lower than reference voltage input, the output will be high ("1").
- If the value of [input voltage \*scaling] equals reference voltage input, or input channel is selected as float, the output will be uncertain.

User can read the output of the low power comparator via the analog register afe\_0x88<6>.

The output of the low power comparator can be used as signal to wakeup system from low power modes.

# 14.6 Register Table



#### **Table 14-1 Analog Register Table Related to Low Power Comparator**






# 15 AES

The TLSR8278 embeds AES module with encryption and decryption function. The input 128-bit plaintext in combination of key is converted into the final output ciphertext via encryption; the 128-bit ciphertext in combination of key can also be converted into 128-bit plaintext via decryption.

The AES hardware accelerator provides automatic encryption and decryption. It only takes (1000\*system clock cycles) to implement AES encryption/decryption. Suppose system clock is 20 MHz, the time needed for AES encryption/decryption is 50 µs.

Both RISC mode and DMA mode are supported for AES operation.

## 15.1 RISC Mode

For RISC mode, configuration of related registers is as follows:

- Set the value of key via writing registers AES\_KEY0 ~ AES\_KEY15 (address 0x550 ~ 0x55f).
- Set operation method of AES module via register AES\_CTRL: set address 0x540[0] as 1b'1 for decryption method, while clear this bit for encryption method.
- For encryption method, write registers AES-DAT0 ~ AES-DAT3 (address 0x548~0x54b) for four times to set the 128-bit plaintext. After encryption, the 128-bit ciphertext can be obtained by reading address 0x548 ~ 0x54b for four times.
- For decryption method, write registers AES-DAT0 ~ AES-DAT3 (address 0x548 ~ 0x54b) for four times to set the 128-bit ciphertext. After decryption, the 128-bit plaintext can be obtained by reading address 0x548 ~ 0x54b for four times.
- Address 0x540 bit[1] and bit[2] are read only bits: bit[1] will be cleared automatically after quartic writing of address 0x548 ~ 0x54b; bit[2] will be set as 1 automatically after encryption/decryption, and then cleared automatically after quartic reading of address 0x548 ~ 0x54b.

## 15.2 DMA Mode

As for DMA mode, it is only needed to configure the value of key and encryption/decryption method for AES module.

## 15.3 AES-CCM

The AES-CCM (Counter with the CBC-MAC) mode is disabled by default. AES output is directly determined by current encryption and decryption, irrespective of previous encryption and decryption result.

If 0x540[7] is set as 1b'1 to enable AES-CCM mode, AES output will also take previous encryption and decryption result into consideration.



# 15.4 Register Table



#### **Table 15-1 Register Table Related to AES**



# 16 Public Key Engine

The TLSR8278 embeds Public Key Engine Standard Performance acceleration module and this section describes its function and use.

## 16.1 Calculation Model Overview

PKE (Public Key Engine) is specifically designed to accelerate large digital-to-analog operations in public key cryptographic operations. PKE SP-ECC is a version optimized for the elliptic curve algorithm. In this version, the following features are available.

- Support different bit width ECC (prime field): 192, 256 bits
- Support curve parameters: NIST p192, NIST p256, X25519, EdDSA

### 16.2 Function Description

### 16.2.1 Module Description

There are a large number of large digital-to-analog operations in public key cryptographic operations. PKE is designed to accelerate large digital-to-analog operations involved in RSA and Elliptic Curve Cryptography (ECC) operations in public key cryptography. Recently PKE can directly complete modular exponentiation in RSA and point multiplication in ECC. The CPU can query the operation of the PKE by polling or interrupting. The PKE includes one program memory unit (ROM), one instruction arithmetic unit (IEU), one 32-bit arithmetic unit (ALU), two pseudo-double-ended data RAMs, one register combination with interface module.

According to different register configurations, PKE can perform the following operations with different precisions:

• ECC (Prime field): 192 and 256 bits

In addition, the calculation of the PKE is finished in the form of Microcode and the Microcode is stored in the program storage unit. Therefore, different kind of public key cryptographic calculations can be implemented by pouring different microcode into the program storage unit. For instance, a high security public key algorithm instruction can be injected into a program storage unit in the PKE module in a SoC with high security requirements. Certainly these arithmetic instructions can be written to the ROM with a large program memory unit capacity. The CPU makes real-time calls according to different usage scenarios. The full microcode size is approximately 2 KB.



**Figure 16-1 Block Diagram of PKE SP Module**

### 16.2.2 Software Interface (Programming Model)

The interfaces of the PKE SP are all mapped into the 7 KB address space. The block of address mapping space mainly contains all the operands that the CPU can access. These operands contain modulus, power exponents, partial intermediate variables, and so on. In addition to this, the address map also contains control and status registers. The CPU can configure and monitor the PKE module through these control and status registers.

In the operations supported by PKE, the operands are also 192 bits at minimum. Therefore, it will encounter the problem of big-endian and little-endian when putting data into data RAM in the CPU or DMA. In the PKE module, words are arranged following an order of little-endian.

In PKE, the smallest operand is 32 bits (1 word), because the current ALU bit width input is 32 bits. If the operand is not word aligned, the high bit needs to be filled as 0.

After the PKE receives the start command, it starts the operation. During the operation, the host computer can query the current running state through the status register, or interrupt the current operation through the control register. In addition, the result of partial intermediate operations can be obtained by accessing the data RAM address.

The host computer can obtain the result of target operation finish by PKE through polling or interrupting. Data RAM supports word aligned and does not support byte alignment.





The above table shows the address assignment of two RAMs in ECC mode. The operand registers are distributed in two blocks of data RAM, using the prefixes A and B to distinguish the two blocks of RAM. The addresses listed in the table are all CPU addressable addresses, RAM A has an address offset of 0x400, and RAM B has an address offset of 0x1000. The actual space used by RAM will be larger than the space listed in the table and some intermediate variable storage is not open to the CPU.

Data will be stored in the mode of little-endian in RAM.



# 16.3 Register Description



























# 17 True Random Number Generator (TRNG)

### 17.1 Model Overview

This section describes the function and its use of the True Random Number Generator module.

The random number generator module contains entropy source and post processing (DRBG). The entropy source is designed using RO. The top block diagram of the random number generator is shown below.



#### **Figure 17-1 Module Boundary**

### 17.2 Register Description

#### **Table 17-1 Register Map**























### 17.3 Interrupt Description

The RBG module has the following interrupt sources:

- CPU reads RBG\_DR without data
- Data valid

The above interrupts can be set by RBG\_CR. By default, the data valid interrupt is enabled.

When the RBGEN of RBG\_CR is low, the interrupt signal will not be cleared. Therefore, before enabling RBGEN, it is necessary to ensure that there is no previous interrupt signal, otherwise it will affect the next interrupt.

### 17.3.1 CPU Reads RBG\_DR Without Data

In order to prevent the CPU from reading the invalid data, the RBG can remind the CPU to read in such a situation when there is no valid random number. In order to avoid the CPU reading the empty data, it is recommended to read the RBG\_FIFO\_SR first every time to get the random number before the CPU gets data in the current FIFO to avoid invalid data.

The CPU can clear the interrupt by writing 1 to ERERR in RBG\_SR. If the write is successful, the interrupt will be cleared. When the above situation occurs again, the interrupt will be valid again.

### 17.3.2 Data Valid

RBG provides two ways to output data. When the interrupt is enabled, the random number can be read by the way of interrupting. In this design, the data in the corresponding FIFO will only be pulled up after the threshold is reached, thus the CPU can obtain multiple data at once. The threshold can be set by RBG\_FIFO\_CR. The CPU can clear the interrupt by writing 1 to DRDY of RBG\_SR. If the write is successful, the interrupt will be pulled down. The interrupt is pulled high again when the data in the FIFO reaches the threshold again.

It is important to note that the interrupt will only be pulled up when the amount of data in the FIFO reaches the threshold. Therefore, the data in the FIFO exceeds the threshold firstly and then RBG module pulls up the interrupt. When the CPU doesn't obtain data or have obtained data but the amount of data remaining in the FIFO is still larger than the threshold, then clear the interrupt. Although the data in the FIFO is still larger than the threshold, it will not be interrupted.

In addition, the CPU can use the RBG\_FIFO\_SR register to view the remaining data in the FIFO. It can also use this method to obtain a random number. Check the RBG\_FIFO\_SR register when the random number is needed and the number of random numbers indicated by the register can be fetched at one time. If the rate at which the CPU handles random numbers is slower than the rate at which RBG random numbers are generated, it is generally not recommended to use interrupt to obtain random numbers.

## 17.4 Usage Procedure

### 17.4.1 Normal Operation

Turn off the RBG module first after the CPU works normally, that is to set RBGEN of the RBG\_CR to 0. Then it can be configured and write 1 to RBGEN after the configuration is complete to make it work normally.

The CPU can configure RBG module by configuring RBG\_CR, RBG\_FIFO\_CR and other optional configuration registers. For detailed configuration instructions, please refer to the description in Section 17.2.

When writing 1 to RBGEN in RBG\_CR, the modification of the value of the above register will not affect the RBG. Therefore, when configuring, set the RBGEN in the RBG\_CR register after configuring other registers to enable the OSR\_RBG module.

TRBG and DRBG can be switched by modifying RBG\_RTCR during the operation to meet different usage environments.

### 17.4.2 Entropy Source

In this design, the random number generator module uses RO RNG as the entropy source. RO RNG contains modules such as random source and post-processing. RO RNG has four independent RO entropy sources. Each entropy source can choose to use its own RO CLK as the sampling clock or select the system clock as the sampling clock. The selection is determined by the input of I\_rbg\_sclk\_sel, which is high for the system clock and low for the internal RO CLK. All RO enable signals are open at the same time and some of the ROs can be turned on or off by controlling the register.

#### T **Telink**

# 18 PTA Interface

The TLSR8278 supports a Packet Traffic Arbitration (PTA) interface to facilitate co-existence with 802.11 WLAN. The TLSR8278F1KET48 supports a 2/3/4-wire PTA interface. Regarding the PTA's usage, the 2-wire PTA must use PB[3] + any other GPIO, the 3-wire PTA must use PB[3]/PB[4]/PB[5] and the 4-wire PTA must use PB[3]/PB[4]/PB[5] + any other GPIO. The function of PB[3]/PB[4]/PB[5] is: PB[3]: ble\_active, PB[4]: ble\_status, PB[5]: wifi\_deny.

## 18.1 Two-Wire Signaling



#### WLAN\_ACTIVE:

The WLAN\_AVTIVE signal is asserted by WLAN controller when 802.11b/g packets are actively being transmitted or received. The BLE device avoids transmitting low-priority packets that are likely to cause interference with the 802.11b/g activity.

### BLE\_PRIORITY:

The BLE\_PRIORITY signal should be asserted by the BLE device during high-priority transmit or receive activity. When this signal is asserted, WLAN device defers (or aborts) some or all of its transmissions.

The WLAN\_ACTIVE signal is judged by the software.





## 18.2 Three-Wire or Four-Wire Signaling

#### **Figure 18-3 Three-Wire or Four-Wire Signaling**



### BLE\_ACTIVITY:

The BLE device should assert BLE\_ACTIVITY for the duration of a "transaction". This usually corresponds to a transmit-receive or receive-transmit pair. This signal is asserted the time t1 before rf settle operation of first BLE RX/TX packet.

### BLE\_STATUS:

At the same time as asserting BLE\_ACTIVE, the BLE device should assert BLE\_STATUS if the transaction is considered to be high priority. After the time t2 the signal should be changed to indicate whether or not the BLE device is transmitting (asserted) or receiving (de-asserted). This signal must be updated prior to transmission or reception to indicate any change of direction.

#### BLE\_INBAND (optional):

This signal is optional and is only of benefit if there is sufficient isolation between the radios to support simultaneous operation on non-overlapping frequencies. The BLE device asserts BLE\_INBAND (asserted by software) if any of the channels used in the transaction overlap the 802.11b/g frequencies.

### WLAN\_DENY:

The WLAN controller drives WLAN\_DENY to indicate whether the requested BLE transaction is allowed or denied (which should be effective within the time t1 after asserting BLE\_ACTIVE) to determine the activity direction. If the signal is asserted, the BLE device does not start the transaction.



#### **Figure 18-4 Example of Four-Wire PTA Timing Diagram**

The two registers below are used to configure t1/t2:



#### **Table 18-1 Register Configuration for t1/t2**

# 19 Key Electrical Specifications

### 19.1 Absolute Maximum Ratings

#### **Table 19-1 Absolute Maximum Ratings**



CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is <sup>a</sup> stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### 19.2 Recommended Operating Conditions



#### **Table 19-2 Recommended Operating Conditions**

### 19.3 DC Characteristics

VDD =  $3.3$  V, T =  $25^{\circ}$ C unless otherwise stated.





a. Without 32K RC: The wakeup source is external signal from GPIO input, the internal 32K RC is disabled.

b. With 32K RC: The wakeup source is 32K RC, it is enabled.

### 19.4 AC Characteristics

VDD =  $3.3$  V, T =  $25^{\circ}$ C unless otherwise stated.









(equal

e)



Telink

 $\mathbf{T}$ WW

Datasheet for Telink TLSR8278



Telink

 $\mathbf{T}^{\mathbb{Z}}_{\mathbb{Z}}$ 



#### **Table 19-6 USB Characteristics**



#### **Table 19-7 RSSI Characteristics**



#### **Table 19-8 Crystal Characteristics**





#### **Table 19-9 RC Oscillator Characteristics**



#### **Table 19-10 ADC Characteristics**



Telink

 $\mathbf{T}$ 



## 19.5 SPI Characteristics

Over process, voltage  $1.9 \sim 3.6$  V, T = -40  $\sim$  +85°C unless otherwise stated.





a. Master actively stops reading during transmission, and Slave releases its driver DO and turns to tri-state.

# 19.6 I2C Characteristics

Over process, voltage 1.9 ~ 3.6 V, T = -40 ~ +85°C unless otherwise stated.



#### **Table 19-12 I2C Characteristics**



## 19.7 Flash Characteristics

Telink

 $T = -40 - +85^{\circ}C$  unless otherwise stated.



#### **Table 19-13 Flash Memory Characteristics**



### 19.8 ESD Characteristics



#### **Table 19-14 HBM/CDM Results**

#### **Table 19-15 Latch-Up I-Test Result**



#### Table 19-16 Latch-Up V<sub>supply</sub> Over Voltage Test Result



## 19.9 Storage Condition

The TLSR8278 series is applicable to Moisture Sensitivity Level 3 (based on JEDEC Standard).



- 1. Calculated shelf life in sealed moisture barrier bag (MBB): 12 months at <40°C and <90% relative humidity (RH)
- 2. Peak package body temperature: 260°C
- 3. After bag is opened, devices that will be subjected to reflow solder or other high temperature process must be
	- Mounted within: 168 hours of factory conditions ≤30°C/60% RH, or
	- Stored at <10% RH
- 4. Devices require bake, before mounting, if:
	- Humidity Indicator Card reads >10% when read at 23 ± 5°C
	- Both of the conditions in item 3 are not met
- 5. If baking is required, devices may be baked for 24 hours at 125  $\pm$  5°C

Note: lf device containers cannot be subjected to high temperature or shorter bake times are desired, please refer to IPC/JEDEC J-STD-033 for bake condition.

# 20 Reference Design

## 20.1 Schematic of TLSR8278F1KET48

**Figure 20-1 Schematic of TLSR8278F1KET48**



## 20.2 BOM (Bill of Material) of TLSR8278F1KET48

#### **Table 20-1 BOM Table of TLSR8278F1KET48**

