# Transient Voltage Suppressors

# Low Clamping Voltage Surge Protection Diode Array

The TVS4201MR6 transient voltage suppressor is designed to protect high speed data lines from ESD, EFT, and lightning surges.

#### **Features**

- Protection for the Following IEC Standards:
  IEC 61000–4–2 (ESD) ±30 kV (Contact)
  IEC 61000–4–5 (Lightning) 25 A (8/20 μs)
- Low Clamping Voltage
- Low Leakage
- UL Flammability Rating of 94 V-0
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- High Speed Communication Line Protection
- USB 1.1 and 2.0 Power and Data Line Protection
- Digital Video Interface (DVI)
- Monitors and Flat Panel Displays

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                             | Symbol           | Value       | Unit |
|--------------------------------------------------------------------|------------------|-------------|------|
| Peak Power Dissipation<br>8/20 μs @ T <sub>A</sub> = 25°C (Note 1) | $P_{pk}$         | 500         | W    |
| Operating Junction Temperature Range                               | TJ               | -40 to +125 | °C   |
| Storage Temperature Range                                          | T <sub>stg</sub> | -55 to +150 | °C   |
| Lead Solder Temperature –<br>Maximum (10 Seconds)                  | TL               | 260         | °C   |
| IEC 61000-4-2 Air (ESD)<br>IEC 61000-4-2 Contact (ESD)             | ESD              | ±30<br>±30  | kV   |
| IEC 61000-4-4 (5/50 ns)                                            | EFT              | 40          | Α    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Non-repetitive current pulse per Figure 1 (Pin 5 to Pin 2)

See Application Note AND8308/D for further description of survivability specs.



# ON Semiconductor®

#### www.onsemi.com



#### MARKING DIAGRAM



42 = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation may vary depending upon manufacturing location.

#### PIN CONFIGURATION AND SCHEMATIC



#### **ORDERING INFORMATION**

| Device          | Package             | Shipping              |
|-----------------|---------------------|-----------------------|
| TVS4201MR6T1G   | TSOP-6<br>(Pb-Free) | 3000 / Tape &<br>Reel |
| SZTVS4201MR6T1G | TSOP-6<br>(Pb-Free) | 3000 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                                          |
|-----------------|----------------------------------------------------|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                 |
| $V_{RWM}$       | Working Peak Reverse Voltage                       |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| $V_{BR}$        | Breakdown Voltage @ I <sub>T</sub>                 |
| Ι <sub>Τ</sub>  | Test Current                                       |
| I <sub>F</sub>  | Forward Current                                    |
| V <sub>F</sub>  | Forward Voltage @ I <sub>F</sub>                   |
| P <sub>pk</sub> | Peak Power Dissipation                             |
| С               | Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz   |



<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub>=25°C unless otherwise specified)

| Parameter                                                   | Symbol          | Conditions                                             | Min | Тур | Max | Unit |
|-------------------------------------------------------------|-----------------|--------------------------------------------------------|-----|-----|-----|------|
| Reverse Working Voltage                                     | $V_{RWM}$       | (Note 2)                                               |     |     | 5.0 | V    |
| Breakdown Voltage                                           | V <sub>BR</sub> | I <sub>T</sub> =1 mA, (Note 3)                         | 6.0 |     |     | V    |
| Reverse Leakage Current                                     | I <sub>R</sub>  | V <sub>RWM</sub> = 5 V                                 |     |     | 1.0 | μΑ   |
| Clamping Voltage<br>(t <sub>p</sub> = 8/20 μs per Figure 1) | V <sub>C</sub>  | I <sub>PP</sub> = 1 A, Any I/O to GND                  |     |     | 8.5 | V    |
|                                                             |                 | I <sub>PP</sub> = 5 A, Any I/O to GND                  |     |     | 9.0 |      |
|                                                             |                 | I <sub>PP</sub> = 8 A, Any I/O to GND                  |     |     | 10  |      |
|                                                             |                 | I <sub>PP</sub> = 25 A, Any I/O to GND                 |     |     | 12  |      |
| Junction Capacitance                                        | CJ              | V <sub>R</sub> = 0 V, f=1 MHz between I/O Pins and GND |     | 3.0 | 5.0 | pF   |
| Junction Capacitance                                        | CJ              | V <sub>R</sub> = 0 V, f=1 MHz between I/O Pins         |     | 1.5 | 3.0 | pF   |

TVS devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level.

<sup>3.</sup>  $V_{BR}$  is measured at pulse test current  $I_{T}$ .



Figure 1. IEC61000-4-5 8/20  $\mu s$  Pulse Waveform



Figure 2. Clamping Voltage vs. Peak Pulse Current ( $t_p$  = 8/20  $\mu s$  per Figure 1)





Figure 3. IEC61000-4-2 +8 kV Contact Clamping Voltage

Figure 4. IEC61000-4-2 -8 kV Contact Clamping Voltage

IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|----------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                    | 2                       |
| 2     | 4                      | 15                           | 8                    | 4                       |
| 3     | 6                      | 22.5                         | 12                   | 6                       |
| 4     | 8                      | 30                           | 16                   | 8                       |



Figure 5. IEC61000-4-2 Spec



The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

# **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.

# **TYPICAL PERFORMANCE CURVES**

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



5.0 4.5 JUNCTION CAPACITANCE (pF) 4.0 3.5 3.0 I/O-GND 2.5 2.0 I/O-I/O 1.5 1.0 0.5 0.0 5 V<sub>BR</sub>, REVERSE VOLTAGE (V)

Figure 7. Pulse Derating Curve

Figure 8. Junction Capacitance vs Reverse Voltage



Figure 9. RF Insertion Loss

# **TYPICAL APPLICATIONS**



Figure 10. Protection for Ethernet 10/100 (Differential mode)



Figure 11. TI/E1 Interface Protection