

# **VIPer35**

## Quasi-resonant high performance off line high voltage converter



**Figure 1. Basic application schematic**

<span id="page-0-0"></span>

### **Features**

- 800 V avalanche-rugged power MOSFET allowing ultra wide range input  $V_{AC}$  to be achieved
- Embedded HV start-up and senseFET
- Built-in soft-start
- Quasi-resonant current mode PWM controller with drain current limit  $(I_{\text{Dlim}})$
- Multifunction ZCD pin:
	- Zero-current detection
	- $-$  OCP threshold ( $I<sub>Dim</sub>$ ) setup
	- Output OVP (auto-restart)
	- Feed-forward compensation
- Support isolated flyback topology with optocoupler
- Frequency limit:
	- 136 kHz (L type), 225 kHz (H type)
- **Datasheet** - **production data**
- Less than 30 mW  $@$  230  $V_{AC}$  in no-load condition
- Brown-out set through resistor divider
- Short-circuit protection (auto-restart)
- Hysteretic thermal shutdown

### **Applications**

- Auxiliary power supply
- Adapter/charger for PDA, camcorders, shavers, tablet, video games, STB
- Supplies for industrial systems, metering, appliances

### **Description**

The device is a high voltage converter, which smartly integrates an 800 V rugged power MOSFET with a quasi-resonant current mode PWM control. This IC meets severe energy saving standards as it has very low consumption and operates in burst mode under light load conditions.

The device features the brown-out enabling the IC to set the switch-off and switch-on threshold independently one of each other. The quasiresonant operation reduces the level of EMI and the quantity of components in the application.

The quasi-resonant operation reduces the switching losses and improves power conversion efficiency. The device features high level protections such as: output overvoltage, shortcircuit and thermal shutdown with hysteresis. After the removal of a fault condition, the IC is automatically restarted.

## **Contents**









# **List of tables**





# **List of figures**





## <span id="page-5-0"></span>**1 Block diagram**

<span id="page-5-3"></span>

**Figure 2. Block diagram**

# <span id="page-5-1"></span>**2 Typical output power**

#### **Table 1. Typical power**

<span id="page-5-2"></span>

1. Typical continuous power in non-ventilated enclosed adapter measured at 50 °C ambient.

2. Maximum practical continuous power in an open frame design at 50 °C ambient, with adequate heatsinking.



# <span id="page-6-0"></span>**3 Pin settings**

<span id="page-6-2"></span>



*Note: The copper area for heat dissipation has to be designed under the DRAIN pins.*

<span id="page-6-1"></span>

#### **Table 2. Pin description**



# <span id="page-7-0"></span>**4 Electrical ratings**

<span id="page-7-1"></span>

#### **Table 3. Absolute maximum ratings**

#### **Table 4. Thermal data**

<span id="page-7-2"></span>

1. When mounted on a standard single side FR4 board with 100 mm<sup>2</sup> (0.155 sq inch) of Cu (35  $\mu$ m thick).



<span id="page-8-0"></span>

#### **Table 5. Power section**

 $T_J$  = -40 to 125 °C,  $V_{DD}$  = 14 V <sup>(a)</sup> (unless otherwise specified)

 $T_J$  = -40 to 125 °C (unless otherwise specified)



<span id="page-8-1"></span>

a. Adjust  $V_{DD}$  above  $V_{DDon}$  start-up threshold before setting 14 V.







1. Adjust  $V_{DD}$  above  $V_{DDon}$  start-up threshold before setting 10 V.

### $T_J$  = -40 to 125 °C (unless otherwise specified)



<span id="page-9-0"></span>



| Symbol                       | <b>Parameter</b>                                  | <b>Test conditions</b>                                    | Min. | Typ.  | Max.    | Unit   |
|------------------------------|---------------------------------------------------|-----------------------------------------------------------|------|-------|---------|--------|
| <b>ZCD pin</b>               |                                                   |                                                           |      |       |         |        |
| V <sub>ZCDCLh</sub>          | Upper clamp voltage                               | $I_{ZCD} = 1$ mA                                          | 5    | 5.5   | 6       | $\vee$ |
| VzcDAth                      | Arming voltage<br>threshold                       | Positive-going edge                                       | 0.75 | 0.8   | 0.85    | V      |
| V <sub>ZCDTth</sub>          | Triggering voltage<br>threshold                   | Negative-going edge                                       | 0.55 | 0.6   | 0.65    | V      |
| <sup>I</sup> zc <sub>D</sub> | Internal pull-up                                  | $V_{FB}$ < $V_{FBlin}$<br>$-7.5$                          |      | $-10$ | $-12.5$ | μA     |
| t <sub>DELAY</sub>           | Turn-on delay after<br><b>ZCD</b> trigger         |                                                           |      | 300   |         | ns     |
|                              | Turn-on inhibit time<br>after MOSFET turn-<br>off | $V_{ZCD}$ < 1 V                                           |      | 6.3   |         | μs     |
| <sup>t</sup> BLANK           |                                                   | $V_{ZCD}$ >1 V                                            |      | 2.5   |         | μs     |
| <b>Current limitation</b>    |                                                   |                                                           |      |       |         |        |
| I <sub>Dim</sub>             | Drain current<br>limitation                       | $V_{FB} = 4 V$<br>$I_{ZCD}$ = -10 µA<br>$T_J = 25 °C$     | 0.95 | 1     | 1.05    | Α      |
|                              |                                                   | $V_{FB} = 4 V$<br>$I_{ZCD}$ = - 55 µA<br>$T_J = 25 °C$    | 0.68 | 0.8   | 0.92    | A      |
|                              |                                                   | $V_{FB} = 4 V$<br>$I_{ZCD} = -105 \mu A$<br>$T_J = 25 °C$ | 0.55 | 0.65  | 0.75    | A      |
| $t_{SS}$                     | Soft-start time                                   | VIPER35L                                                  |      |       | 3.5     | ms     |
|                              |                                                   | VIPER35H                                                  |      |       | 4.2     | ms     |
|                              | Start-up time                                     | VIPER35L                                                  | 7.5  |       | 15      | ms     |
| $t_{\text{SU}}$              |                                                   | VIPER35H                                                  | 9.5  |       | 18      | ms     |
| t <sub>ON_MIN</sub>          | Minimum turn-on<br>time                           |                                                           | 220  | 400   | 480     | ns     |
| $t_d$                        | Propagation delay                                 | (1)                                                       |      | 100   |         | ns     |
| $t_{LEB}$                    | Leading edge<br>blanking                          | (1)                                                       |      | 300   |         | ns     |
| $I_{D\_BM}$                  | Peak drain current<br>during burst mode           | $V_{FB} = 0.6 V$                                          | 120  | 170   | 220     | mA     |

**Table 7. Controller section (continued)**







1. Specification assured by design, characterization and statistical correlation.



# <span id="page-12-2"></span><span id="page-12-0"></span>**5 Typical electrical characteristics**

<span id="page-12-1"></span>

<span id="page-12-4"></span><span id="page-12-3"></span>

<span id="page-12-5"></span>



<span id="page-12-6"></span>DocID026980 Rev 4 13/44

<span id="page-13-1"></span><span id="page-13-0"></span>

<span id="page-13-3"></span><span id="page-13-2"></span>

<span id="page-13-5"></span><span id="page-13-4"></span>



<span id="page-14-1"></span><span id="page-14-0"></span>

<span id="page-14-3"></span><span id="page-14-2"></span>

<span id="page-14-5"></span><span id="page-14-4"></span>



DocID026980 Rev 4 15/44

<span id="page-15-0"></span>

**Figure 22. Thermal shutdown timing diagram**



# <span id="page-16-0"></span>**6 Typical circuits**

<span id="page-16-1"></span>



<span id="page-16-2"></span>

**Figure 24. Full-feature quasi-resonant flyback (isolated)**



### <span id="page-17-0"></span>**7 Efficiency performance for a typical flyback converter**

The efficiency of the converter has been measured in different load and line voltage conditions. In accordance with the Energy Star average active mode testing efficiency method, the efficiency measurements have been performed at 25%, 50% and 75% and 100% of the rated output power, both at 115  $V_{AC}$  and 230  $V_{AC}$ .

<span id="page-17-1"></span>



<span id="page-17-2"></span>

| Table 9. Power supply efficiency, $V_{\text{OUT}}$ = 12 V, $V_{\text{IN}}$ = 230 V <sub>AC</sub> |                      |                      |                      |              |                       |
|--------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|--------------|-----------------------|
| %load                                                                                            | $I_{\text{OUT}}$ [A] | $V_{\text{OUT}}$ [V] | $P_{\text{OUT}}$ [W] | $P_{IN}$ [W] | <b>Efficiency [%]</b> |
| 25%                                                                                              | 0.31                 | 12.1                 | 3.78                 | 4.71         | 80.28                 |
| 50%                                                                                              | 0.63                 | 12.1                 | 7.56                 | 9.22         | 82.02                 |
| 75%                                                                                              | 0.94                 | 12.1                 | 11.34                | 13.53        | 83.84                 |
| 100%                                                                                             | 1.25                 | 12.1                 | 15.12                | 17.77        | 85.12                 |
| Average efficiency                                                                               |                      |                      |                      | 82.82        |                       |

<span id="page-17-4"></span>Table 9. Power supply efficiency, V<sub>OUT</sub> = 12 V, V<sub>IN</sub> = 230 V<sub>AC</sub>

<span id="page-17-3"></span>



### <span id="page-18-0"></span>**8 Operation description**

The device is a high performance low voltage PWM controller chip with an 800 V, avalanche-rugged power section.

The controller includes the PWM logic, ZCD logic for quasi-resonant operation, oscillator, start-up circuit with soft-start, current limiting circuit with adjustable set-point, burst mode management, brown-out circuit, UVLO circuit, auto-restart circuit and thermal protection circuit.

The current limit set-point can be reduced by ZCD pin. Burst mode operation guarantees high performance in standby mode and meets energy-saving standards.

All fault protections are built-in auto-restart mode with very low repetition rate to prevent the IC overheating.

### <span id="page-18-1"></span>**8.1 Power section and gate driver**

The power section is given by an avalanche-rugged N-channel MOSFET, which guarantees safe operation within the specified energy rating as well as high dv/dt capability. The power MOSFET has a B<sub>VDSS</sub> of 800 V min. and a typical R<sub>DS(on)</sub> of 4.5  $\Omega$  at 25 °C. The integrated senseFET structure allows a virtual loss-less current sensing.

The gate driver is designed to supply a controlled gate current during both turn-on and turnoff in order to minimize common-mode EMI. Under UVLO conditions an internal pull-down circuit holds the gate low in order to ensure that the power section cannot be turned on accidentally.

### <span id="page-18-2"></span>**8.2 High voltage start-up generator**

The HV current generator is supplied through the DRAIN pin and it is enabled only if the input bulk capacitor voltage is higher than  $V_{DRAIN, START}$  threshold, 80 V DC typically.

When HV current generator is on,  $I_{DDch1}$  current (3 mA typical value) is delivered to the capacitor on VDD pin. During auto-restart mode after a fault event, the current is reduced to  $I<sub>DDch2</sub>$  (0.6 mA, typ.) in order to have a slow duty cycle during the restart phase.

### <span id="page-18-3"></span>**8.3 Power-up and soft-start**

When the input voltage reaches the device start threshold,  $V_{DRAIN}$   $START$ , the VDD voltage begins growing due to I<sub>DDch1</sub> current (see *[Table 7](#page-9-0)*) coming from the internal high voltage start-up circuit. If the VDD voltage reaches  $V_{DDon}$  threshold, the power MOSFET starts switching and the HV current generator turns off.

The IC is powered by the energy stored in the capacitor on  $V_{DD}$  pin,  $C_{VDD}$ , until the selfsupply circuit (typically an auxiliary winding of the transformer and a steering diode) develops a voltage so high to sustain the operation.

 $C<sub>VDD</sub>$  capacitor must be correctly sized to avoid fast discharge and keep the required voltage higher than  $V_{DDoff}$  threshold. In fact, an insufficient capacitance value could terminate the switching operation before the controller receives any energy from the auxiliary winding.



DocID026980 Rev 4 19/44

The following formula can be used to calculate  $C<sub>VDD</sub>$  capacitor:

#### **Equation 1**

$$
C_{VDD} = \frac{I_{DDch} \times t_{SSaux}}{V_{DDon} - V_{DDoff}}
$$

t<sub>SSaux</sub> is the time needed for the steady-state of the auxiliary voltage. It represents an estimate of the user's application according to the output stage configurations (transformer, output capacitances, etc.).

During the normal operation, the power MOSFET switches on after the transformer demagnetization, detected through the voltage  $V_{ZCD}$  sensed on ZCD pin.

At power-up, the initial output voltage is zero and the voltage  $V_{ZCD}$  is not so high to correctly arm the internal ZCD circuit. In this case, the power MOSFET turns on with the fixed frequency FSTARTER, reported in *[Table 7](#page-9-0)*. After the start-up, as soon as the voltage on ZCD logic is enabled to work, the turn-on of the power MOSFET is driven by this circuit and it is not related to the internal oscillator (except for the frequency foldback function) any longer.

The start-up phase is managed by a dedicated internal logic and is activated by every attempt of the start-up converter or after a fault.

An internal clock counter defines the start-up time,  $t<sub>SU</sub>$ , since during quasi-resonant operation, the switching frequency and the duration of the start-up time depend on the load, t<sub>SU</sub> range is indicated in *[Table 7](#page-9-0)*. At the beginning of the start-up time, the drain current limitation progressively rises to the maximum value. In this way a soft-start occurs and the stress on the secondary diode is considerably reduced. It also prevents transformer saturation.

The soft-start time lasts 3.5 ms (VIPER35L) or 4.2 ms (VIPER35H), (see t<sub>SS</sub> in *[Table 7](#page-9-0)*).

At the start-up, until the output voltage reaches its regulated value, the feedback loop is open and an improper activation of the overload protection could occur. In order to avoid this, OLP logic is disabled and it is active at the end of the start-up phase,  $t > t<sub>SU</sub>$ . *[Figure 29](#page-21-0)* and *[Figure 30](#page-21-1)* show two possible start-up cases.

As soon as the output voltage reaches the regulated value, the regulation loop takes over and the drain current is regulated below its limit,  $I<sub>Dim</sub>$ , by the feedback voltage, which is at a value lower than the  $V_{\text{FBlin}}$  threshold.



<span id="page-20-0"></span>

Figure 27. I<sub>DD</sub> current during start-up and burst mode

**Figure 28. Timing diagram: normal power-up and power-down sequence**

<span id="page-20-1"></span>



<span id="page-21-0"></span>

**Figure 29. Timing diagram: start-up phase and soft-start (case 1)**

<span id="page-21-1"></span>

**Figure 30. Timing diagram: start-up phase and soft-start (case 2)**



### <span id="page-22-0"></span>**8.4 Power-down description**

At converter power-down, the system loses its ability to regulate as soon as the decreasing input voltage is so low to reach the peak current limitation.  $V_{DD}$  voltage drops and when it falls below  $V_{DDoff}$  threshold (see *[Table 7](#page-9-0)*) the power MOSFET switches off, the energy is interrupted,  $V_{DD}$  voltage decreases, the start-up sequence is inhibited and the power-down is completed. This feature prevents any restart attempt and ensures a monotonic output voltage decay during the system power-down.

### <span id="page-22-1"></span>**8.5 Auto-restart description**

Every time a protection is tripped, the IC automatically restarts after a duration depending on the discharge and recharge of  $C<sub>VDD</sub>$  capacitor. As shown in *[Figure 31](#page-22-3)*, after a fault, the IC stops and  $V_{DD}$  voltage decreases because of IC consumption. As soon as  $V_{DD}$  voltage falls below  $V_{DD(RESTART)}$  threshold and if the DC input voltage is higher than  $V_{DRAIN}$  START threshold, the internal HV current source turns on and it starts to charge  $C_{VDD}$  capacitor with the current  $I_{DDch2}$  (0.6 mA, typ.). As soon as  $V_{DD}$  voltage reaches  $V_{DD(ON)}$  threshold, the IC restarts.

<span id="page-22-3"></span>

**Figure 31. Timing diagram: behavior after short-circuit**

### <span id="page-22-2"></span>**8.6 Quasi-resonant operation (QR)**

The control core of the VIPER35 is a current mode PWM controller with a zero-current detect circuit designed for quasi-resonant (QR) operation, a technique whose benefits are: minimum turn-on losses, low EMI emission and safe behavior in case of short-circuit. At heavy load the converter operates in quasi-resonant mode; operation synchronizes MOSFET turn-on to the transformer demagnetization by detecting the resulting negativegoing edge of the voltage across any winding of the transformer. The system works close to the boundary between discontinuous (DCM) and continuous conduction (CCM) of the transformer and as a result, the switching frequency is different according to different line/load conditions. See the hyperbolic-like portion reported in *[Figure 32](#page-23-0)*.



At medium/ light load, depending on the converter input voltage as well, the device enters valley-skipping mode. An internal oscillator, synchronized to MOSFET turn-on, defines the maximum operating frequency of the converter,  $F_{OSClim}$ .

The VIPER35 is available as type 'L' or type 'H', depending on F<sub>OSClim</sub> value, see [Table 7](#page-9-0). During the normal operation the converter works with a frequency below  $F_{OSClim}$ , so the 'L' type is suitable for applications where the priority is on the EMI filter minimization. The 'H' type is suitable when an extended QR operation range or the transformer size reduction are priorities.

As the load is reduced, and the switching frequency tends to exceed the oscillator's one, MOSFET turn-on doesn't occur on the first valley but on the second one, the third one and so on. In this way a "frequency clamp" effect is achieved, piecewise linear portion is showed in *[Figure 32](#page-23-0)*.

When the load is extremely light or disconnected, the converter enters burst mode operation. By decreasing the load, the frequency is reduced even few hundred hertz, so to comply with energy saving regulations or recommendations. As the peak current is low, no audible noise occurs.

The above mentioned operation is based on ZCD pin. This pin is the input of the integrated ZCD circuit which allows the power section turn-on at the end of the transformer demagnetization. The input signal for the ZCD is obtained as a partition of the auxiliary voltage used to supply the device, see *[Figure 33](#page-24-1)*.

When the triggering circuit senses a negative-going edge below  $V_{ZCDTth}$  threshold (see*[Table 7](#page-9-0)*), after an internal delay that helps to achieve minimum drain-source voltage switch-on ("valley switching"), the power MOSFET turns on. However, to enable power MOSFET turn-on, the triggering circuit has to be previously armed by a positive-going edge exceeding V<sub>ZCDAth</sub> threshold (see *[Table 7](#page-9-0)*) on the same ZCD pin.

After the MOSFET turn-off, the blanking time,  $t_{BLANK}$ , is generated to avoid an erroneous arming and triggering due to the noise, generated by the leakage inductance resonance of the transformer which rings and couples with ZCD pin.

<span id="page-23-0"></span>

**Figure 32. Switching frequency vs power**



<span id="page-24-1"></span>

**Figure 33. Zero-current detection circuit**

### <span id="page-24-0"></span>**8.7 Frequency foldback function and valley-skipping mode**

The switching frequency, in quasi-resonant mode, is not fixed and it depends on both the load and the converter input voltage. The switching frequency increases when the load decreases, or when the mains voltage increases, and vice versa. To avoid that, the VIPER35 taps the maximum switching frequency of the application thanks to its control logic.

The frequency limit is given by an internal oscillator switching at 136 kHz for the VIPER35L or at 225 kHz for the VIPER35H, (see parameter F<sub>OSClim</sub> in *[Table 7](#page-9-0)*). This oscillator is synchronized with the power MOSFET turn-on. When the power MOSFET is off, if the first negative-going edge voltage of the ZCD pin, resulting from transformer demagnetization, appears after at least one oscillator cycle has been completed, the MOSFET turns on and the oscillator is synchronized again.

Otherwise, if the first negative-going edge voltage appears before completing one oscillator cycle, the signal is ignored. Due to the ringing of the drain voltage, the ZCD pin experiences another positive-going edge voltage that arms the circuit and a negative-going edge voltage. Again, if this appears before the oscillator cycle is completed, it is ignored, otherwise the MOSFET turns on and the oscillator is synchronized. In this manner, one or more drain ringing cycles are skipped (*[Figure 34](#page-24-2)* shows the so called "valley-skipping mode") and the switching frequency doesn't exceed  $F_{OSClim}$  limit.

<span id="page-24-2"></span>

**Figure 34. Drain ringing cycle skipping as the load progressively reduces**



When the system operates in valley-skipping mode, uneven switching cycles may be observed under some line/load conditions, due to the fact that the off-time of the power MOSFET changes its discrete steps one ringing cycle, while the off-time needed for cycleby-cycle energy balance could fall in between. Therefore one or even longer switching cycles are compensated by one or more shorter cycles and vice versa. This mechanism is natural and any effect on the converter performance and on its output voltage appears.

This operation does not consider the blanking time  $t_{BLANK}$  after power MOSFET turn-off. Actually  $t_{BI,ANK}$  is not taken into account as long as the following condition is met:

#### **Equation 2**

$$
D \leq 1 - \frac{t_{BLANK}}{t_{osclim}} = 1 - t_{BLANK} \cdot F_{osclim}
$$

where D is the MOSFET duty cycle. If this condition is not met, the time during which MOSFET turn-on is inhibited is extended beyond  $t_{\text{OSClim}}$  by a fraction of  $t_{\text{BLANK}}$ . As a consequence, the maximum switching frequency is a little bit lower than the internal limit set by the oscillator and valley-skipping mode takes place slightly earlier than expected.

#### <span id="page-25-0"></span>**8.8 Blanking time**

The blanking time,  $t_{BI\,ANK}$ , can have two different values: the lower one is 2.5 seconds (typical value) and the higher one is 6.3 seconds (typical value). The value is linked to the voltage  $V_{ZCD}$ , sampled during the time  $t_{STROBE}$ . The time  $t_{BI,ANK}$  has the lower value if  $V_{ZCD}$ > 1 V or it has the higher value if V<sub>ZCD</sub> < 1 V, refer to *[Table 7](#page-9-0)* and *[Figure 35](#page-26-2)*.

The higher value of the blanking time is active during the start-up phase or in case of output short-circuit, when the output voltage of the converter is quite lower than the regulated value. In this condition, during the demagnetization of the transformer,  $V_{ZCD}$  can be very close to the arming and triggering thresholds ( $V_{ZCDAth}$  and  $V_{ZCDTth}$ ) and  $\overline{ZCD}$  circuit can be erroneously trigged, leading the system to work with higher frequency and in continuous mode. This false trigger is inhibited by the selection of  $t_{\text{BI} \text{ANK}}$  higher value when  $V_{ZCD}$  is lower than 1 V.

During the normal operation, in steady-state condition, the voltage  $V_{ZCD}$  during the demagnetization is higher than 1 V and the selected  $t_{BIANK}$  value is the lower one. *[Figure 35](#page-26-2)* shows the typical waveforms during the power-up and the linked t<sub>BLANK</sub> selection.

<span id="page-26-2"></span>

**Figure 35. Timing diagram: double blanking time**

#### <span id="page-26-0"></span>**8.9 Starter**

If the amplitude of the voltage on ZCD pin at the end of one oscillator cycle is smaller than  $V_{ZCDAth}$  arming threshold, (in this case MOSFET turn-on could not be triggered), the system stops.

This is what normally happens during the converter power-up or under overload/short-circuit conditions.

During the converter start-up phase, the voltage on ZCD pin is not so high to arm the triggering circuit. Thus, the converter operates at a fixed frequency,  $F_{STARTER}$ , (see *[Table 7](#page-9-0)*). As the voltage developed across the auxiliary winding arms the ZCD circuit, MOSFET turn-on is locked to transformer demagnetization, hence quasi-resonant operation is set.

### <span id="page-26-1"></span>**8.10 Current limit set-point and feed-forward option**

The VIPER35 is a current mode converter and the drain current is limited cycle-by-cycle according to FB pin voltage value, which is related to the feedback loop response and the load. When the drain current, sensed by the integrated senseFET, reaches the current limitation, after the internal propagation delay, the MOSFET switches off. The current limitation cannot exceed a certain value,  $I_{Dlim}$ , which can vary according to the current sunk by ZCD pin during MOSFET on-time.

Usually a resistor,  $R_{LIM}$ , connected from ZCD pin to ground fixes this sunk current and then the peak drain current set-point: the lower the resistor, the lower  $I_{\text{Dlim}}$ .



For a quasi-resonant flyback converter, the power capability strongly depends on the input voltage. In wide range applications, at maximum line, the power capability can be more than twice the value at minimum line, as shown by the upper curve in the diagram, see *[Figure 36](#page-27-0)*. To reduce this dependence, the  $I_{\text{Dlim}}$  has to be reduced according to the increment of the input voltage, this is the line feed-forward. It's given by a resistor,  $R_{FF}$ , connected between the ZCD pin and the auxiliary winding, see *[Figure 37](#page-28-1)*. Since the voltage across the auxiliary winding during MOSFET on-time is proportional to the input voltage through the auxiliary-toprimary turn ratio  $N_{AUX}$  /N<sub>P</sub>, a current proportional to the input voltage is sunk by the ZCD pin, thus the overcurrent set-point lowers.



<span id="page-27-0"></span>**Figure 36. Typical power capability vs input voltage in quasi-resonant converter**

In order to select the  $R_{FE}$  resistance value (see *[Figure 37](#page-28-1)*), when the proper overcurrent setpoints are known at minimum and at the maximum converter input voltage, in *[Figure 15](#page-13-5)* the needed current to sink during MOSFET on-time is visible. With the following approximated formula, the value of  $R_{FF}$  resistor can be calculated:

#### <span id="page-27-1"></span>**Equation 3**

$$
R_{FF} = \frac{V_{in\_Max} - V_{in\_min}}{N_{AUX} \cdot (I_{ZCD1} - I_{ZCD2})}
$$

where

- $V_{in-Max}$  and  $V_{in-min}$  are the maximum and minimum converter rectified input voltage
- $N_{\text{AUX}}$  is the primary-to-auxiliary winding turn ratio
- $I_{ZCD1}$ , and  $I_{ZCD2}$  are the currents needed to sink from the ZCD pin, in order to obtain the selected overcurrent set-points, at maximum and minimum flyback input voltage, see *[Figure 15](#page-13-5)*.

Given  $R_{FF}$  value,  $R_{LIM}$  value can be calculated by the following formula:

28/44 DocID026980 Rev 4



#### <span id="page-28-2"></span>**Equation 4**

$$
R_{LIM} = Max \left(\begin{array}{c|c} V_{ZCD1} & V_{ZCD2} \\\hline V_{\underline{in\_min}} & W_{\underline{in\_max}} \end{array}\right)_{1 ZCD2}
$$

#### where:

 $V_{ZCD1}$  and  $V_{ZCD2}$  are ZCD pin voltages when the sunk current is  $I_{ZCD1}$  and  $I_{ZCD2}$ respectively, see *[Figure 14](#page-13-4)*.

<span id="page-28-1"></span>

#### **Figure 37. ZCD pin typical external configuration**

### <span id="page-28-0"></span>**8.11 Overvoltage protection (OVP)**

The device has integrated the logic to monitor the output voltage using as input signal, the voltage  $V_{ZCD}$  during the off-time of the power MOSFET. This is the time when the voltage from the auxiliary winding tracks the output voltage, through the turn ratio  $N_{AUX}$  /  $N_{SFC}$ .

ZCD pin has to be connected to the auxiliary winding through the diode  $D_{OVP}$  and the resistors  $R_{OVP}$  and  $R_{LIM}$  as shown in *[Figure 37](#page-28-1)*. When, during the off-time, the voltage V<sub>ZCD</sub> exceeds, four consecutive times, the reference voltage  $V_{OVP}$  (reported in *[Table 8](#page-17-1)*), the overvoltage protection stops the power MOSFET and the converter enters auto-restart mode.

In order to bypass the noise after the turn-off of the power MOSFET,  $V_{ZCD}$  voltage is sampled inside a short window after the time t<sub>STROBE</sub>, see *[Table 7](#page-9-0)* and *[Figure 38](#page-30-1)*. The sampled signal, if higher than  $V_{OVP}$  triggers the internal OVP digital signal and increments the internal counter. The same counter is reset every time the signal OVP is not triggered in one oscillator cycle.

Referring to *[Figure 37](#page-28-1)*, the resistor divider ratio  $k_{OVP}$  is given by below equations:



DocID026980 Rev 4 29/44

#### **Equation 5**

$$
K_{\text{OVP}} = \frac{V_{\text{OVP}}}{\frac{N_{\text{AUX}}}{N_{\text{SEC}}}\cdot(V_{\text{OUTOVP}} + V_{\text{DSEC}}) - V_{\text{DAUX}}}
$$

#### **Equation 6**

$$
K_{\text{OVP}} = \frac{R_{\text{LIM}}}{R_{\text{LIM}} + R_{\text{OVP}}}
$$

where:

- $V_{\text{OVP}}$  is the OVP threshold (see *[Table 7](#page-9-0)*)
- V<sub>OUTOVP</sub> is the converter output voltage value to activate the OVP (set by design)
- $N_{AUX}$  is the auxiliary winding turn
- $N_{SFC}$  is the secondary winding turn
- $V_{\text{DSEC}}$  is the secondary diode forward voltage
- $V_{DAUX}$  is the auxiliary diode forward voltage
- $R_{\text{OVP}}$  and  $R_{\text{LIM}}$  make the output voltage divider

By fixing  $R_{LIM}$  according to the desired  $I_{Dlim}$ ,  $R_{OVP}$  can be calculated as follows:

#### <span id="page-29-0"></span>**Equation 7**

$$
R_{\text{OVP}} = R_{\text{LIM}} \times \frac{1 - K_{\text{OVP}}}{K_{\text{OVP}}}
$$

The resistor values let the current sourced and sunk by the ZCD pin be within the rated capability of the internal clamp.



<span id="page-30-1"></span>

**Figure 38. Timing diagram: OVP**

### <span id="page-30-0"></span>**8.12 ZCD pin summary**

With reference to *[Figure 37](#page-28-1)*, the circuitry connected to the ZCD pin enables the following functions:

- 1. Current limit set-point (I<sub>DLIM</sub>)
- 2. Line feed-forward compensation (FF)
- 3. Output overvoltage protection (OVP)
- 4. Zero-current detection for QR operation

Chosen  $R_{LIM}$ ,  $R_{FF}$  and  $R_{OVP}$  as described in the previous sections, these functions are automatically defined.

*[Table 7](#page-9-0)* refers to *[Figure 37](#page-28-1)* and lists the external resistance combinations needed to activate one or more functions associated to ZCD pin.



<span id="page-31-1"></span>

| <b>I</b> Dlim | <b>OVP</b> | FF     | $R_{Lim}$                                   | Rove                                                    | $R_{FF}$          | $D_{OVP}$  |
|---------------|------------|--------|---------------------------------------------|---------------------------------------------------------|-------------------|------------|
|               | $\Box$     | □      | <b>Equation 4</b>                           | Equation 7 with<br>VOUTOVP > 2 VOUT                     |                   | <b>Yes</b> |
| $\Box$        | ■          | $\Box$ | $22 k\Omega$                                | <b>Equation 7</b>                                       |                   | <b>Yes</b> |
| □             | $\Box$     |        | $22 k\Omega$                                | <b>Equation 7 with</b><br>VOUTOVP <sup>&gt;2</sup> VOUT | <b>Equation 3</b> | <b>Yes</b> |
|               |            | □      | <b>Equation 4</b><br>with $R_{FF} = \infty$ | <b>Equation 7</b>                                       |                   | Yes        |
| $\Box$        | ■          | ш      | $22 k\Omega$                                | <b>Equation 7</b>                                       | <b>Equation 3</b> | <b>Yes</b> |
|               | □          |        | <b>Equation 4</b>                           | <b>Equation 7 with</b><br>VOUTOVP > 2 VOUT              | <b>Equation 3</b> | <b>Yes</b> |
|               | ■          | ٠      | <b>Equation 4</b>                           | <b>Equation 7</b>                                       | <b>Equation 3</b> | <b>Yes</b> |

**Table 10. ZCD pin configurations**

### <span id="page-31-0"></span>**8.13 Feedback and overload protection (OLP)**

The feedback pin (FB) controls the PWM operation, enters the burst mode and manages the delayed overload protection.

V<sub>FBbm</sub> and V<sub>FBlin</sub> thresholds (*[Table 7](#page-9-0)*) are respectively low and high limit of PWM operations, where the drain current is sensed by the integrated resistor,  $R_{\text{SENSE}}$  and applied to the comparator PWM. The PWM logic turns off the power MOSFET as soon as the sensed voltage is equal to the voltage applied to FB pin and through the integrated resistor network (see *[Figure 2](#page-5-3)* and *[Figure 23](#page-16-1)*).

IC block diagram (*[Figure 2](#page-5-3)*) shows in parallel with the PWM comparator how OCP comparator limits the drain current to I<sub>Dlim</sub> value, as per *[Table 7](#page-9-0)*.

In case of higher load, the voltage  $V_{FB}$  increases, when it reaches  $V_{FBlin}$  threshold, the drain current is limited to  $I<sub>Dim</sub>$  by OCP comparator and the internal current starts the charge of  $C_{FB}$  capacitor. As soon as the voltage  $V_{FB}$  reaches the threshold  $V_{FBolp}$  see *[Figure 41](#page-34-1)*, the protection turns off the IC. The auto-restart mode is active using the low value of the current I<sub>DDch</sub>, see *Table* 7.

The time, from the high load detection,  $V_{FB} = V_{FBlin}$ , to the overload turn-off,  $V_{FB} = V_{FBolp}$ , depends on the value of  $C_{FB}$  capacitor and on the internal charge current,  $I_{FB}$ . OLP delay time can be calculated as follows:

#### <span id="page-31-2"></span>**Equation 8**

$$
T_{OLP\_delay} = C_{FB} \times \frac{V_{FBolp} - V_{FBlin}}{I_{FB}}
$$

The current,  $I_{FB}$ , is 3 A as minimum value. Components, connected to FB pin, belong to the compensation loop, so they have to be selected taking into account the proper delay and loop stability. *[Figure 39](#page-33-0)* and *[Figure 40](#page-33-1)* show two different feedback networks.



In *[Figure 39](#page-33-0)* C<sub>FB</sub> capacitor, connected to FB pin, is used as part of the circuit to compensate the feedback loop but it is also an element to delay OLP shutdown owing to the time needed to charge the capacitor (see *[Equation 8](#page-31-2)*).

After the start-up time,  $t_{\text{SI}}$ , during which the feedback voltage is fixed at  $V_{\text{FBlin}}$ , the output capacitor could not be at its nominal value and the controller detects this situation as an overload condition. In this case, OLP delay avoids the wrong device shutdown during the start-up.

Owing to the above considerations, OLP delay time must last to bypass the initial output voltage transient and check the overload condition only when the output voltage is in steady-state. The output transient time depends on the value of the output capacitor and on the load.

When  $C_{FB}$  capacitor value is too low and cannot ensure the OLP delay, an alternative compensation network can be used as showed in *[Figure 40](#page-33-1)*. Two poles (f<sub>PFB</sub>, f<sub>PFB1</sub>) and one zero ( $f_{ZFB}$ ) are introduced by  $C_{FB}$  and  $C_{FB1}$  capacitors and  $R_{FB1}$  resistor.

The capacitor  $C_{FB}$  introduces a pole (f<sub>PFB</sub>) at higher frequency than f<sub>ZB</sub> and f<sub>PFB1</sub>. This pole compensates zero frequency due to ESR (equivalent series resistor) of the output capacitance of the flyback converter.

By taking into account the scheme in *[Figure 40](#page-33-1)*, these poles and zero frequency are reported as follows:

#### **Equation 9**

$$
f_{\text{ZFB}} = \frac{1}{2 \cdot \pi \cdot C_{\text{FB}} \cdot R_{\text{FB}}}
$$

**Equation 10**

$$
f_{\text{PFB}} = \frac{R_{\text{FB(DYN)}} + R_{\text{FB1}}}{2 \cdot \pi \cdot C_{\text{FB}} \cdot (R_{\text{FB(DYN)}} \cdot R_{\text{FB1}})}
$$

**Equation 11**

$$
f_{\sf PFB1} = \frac{1}{2 \cdot \pi \cdot C_{\sf FB1} \cdot (R_{\sf FB1} + R_{\sf FB(DYN)})}
$$

RFB(DYN) is the dynamic resistance seen by FB pin and reported in *[Table 7](#page-9-0)*.

C<sub>FB1</sub> capacitor fixes the OLP delay and usually it is much higher than C<sub>FB.</sub> *[Equation 8](#page-31-2)* calculates the OLP delay time but  $C_{FR1}$  has to be considered. Using the alternative compensation network, the designer can satisfy the loop stability and OLP delay time.



<span id="page-33-0"></span>





<span id="page-33-1"></span>

<span id="page-34-1"></span>

**Figure 41. Timing diagram: overload protection** 

### <span id="page-34-0"></span>**8.14 Burst mode operation at no-load or very light load**

When the load decreases, the feedback loop lowers the feedback pin voltage. If it falls down the burst mode threshold,  $V_{FBBm}$ , the power MOSFET doesn't switch on. After the MOSFET stops, the feedback pin voltage increases and by exceeding the level,  $V_{Fbbm + V_{FBBmhvs}}$ , the power MOSFET starts switching again. The burst mode thresholds are reported in *[Table 7](#page-9-0)* and *[Figure 42](#page-35-1)* shows this behavior. System alternates period of time where power MOSFET switches to period of time where power MOSFET doesn't switch; this device working mode is the burst mode. The power delivered to output during switching periods exceeds the load power demands; the excess of power is balanced by the period where no power is processed. The advantage of burst mode operation is an average switching frequency much lower than the normal operation working frequency, up to some hundred of hertz, minimizing all frequency-related losses. During the burst mode the drain current peak is clamped to the level,  $I_{D-BM}$ , (see *[Table 7](#page-9-0)*).



<span id="page-35-1"></span>

**Figure 42. Burst mode timing: light load management**

#### <span id="page-35-0"></span>**8.15 Brown-out**

Brown-out protection is a not-latched shutdown function active when a condition of mains undervoltage is detected. The brown-out comparator is internally referenced to  $V_{BRth}$ threshold (see *[Figure 10](#page-13-0)*) and disables the PWM if the voltage applied to BR pin is below this internal reference. Under this condition the power MOSFET turns off.

Until the brown-out condition is present, the  $V_{DD}$  voltage continuously oscillates between the V<sub>DDon</sub> and the UVLO thresholds, as shown in the timing diagram of *[Figure 43](#page-36-0)*. A voltage hysteresis improves the noise immunity.

The switching operation restarts as the voltage on the pin is above the reference plus the voltage hysteresis. The brown-out comparator is provided with a current hysteresis, IBRhyst. The designer has to set the rectified input voltage above which the power MOSFET starts switching after brown-out event,  $V_{\text{INon}}$ , and below which the power MOSFET switches off, V<sub>INoff.</sub> Thanks to the I<sub>BRhyst</sub>, see *[Table 7](#page-9-0)*, these two thresholds can be set separately.

When V<sub>INon</sub> and V<sub>INoff</sub> levels are fixed, with reference to *[Figure 43](#page-36-0)*, the following relationships can be established to calculate  $R_H$  and  $R_L$  resistors:

#### **Equation 12**

$$
R_L = -\frac{V_{BRhyst}}{I_{BRhyst}} + \frac{V_{INon} - V_{INoff} - V_{BRhyst}}{V_{INon} - V_{BRth}} \cdot \frac{V_{BRth}}{I_{BRhyst}}
$$

**Equation 13**

$$
R_{H} = \frac{V_{\text{INon}} - V_{\text{INoff}} - V_{\text{BRhyst}}}{I_{\text{BRhyst}}} \cdot \frac{R_{L}}{R_{L} + \frac{V_{\text{BRhyst}}}{I_{\text{BRhyst}}}}
$$

36/44 DocID026980 Rev 4



<span id="page-36-0"></span>

**Figure 43. Brown-out: external setting and timing diagram**

 $V_{INon}$  must be less than the peak voltage at minimum mains and  $V_{INoff}$  voltage has to be less than the minimum voltage on the input bulk capacitor at minimum mains and maximum load.

BR pin is a high impedance input connected to high value resistors, thus it is ready to pick up noise, which might alter the  $V_{\text{INoff}}$  threshold when the converter operates or causes the undesired switch-off of the device during ESD tests.

The pin ca be bypassed to ground with a small film capacitor (1-10 nF) to prevent any malfunctioning.

If the brown-out function is not used, BR pin has to be connected to GND, ensuring that the voltage is lower than the minimum V<sub>DIS</sub> threshold (50 mV, see *[Table 7](#page-9-0)*). In order to enable the brown-out function, BR pin voltage has to be higher than the maximum  $V_{DIS}$  threshold (150 mV, see *[Table 7](#page-9-0)*).



## <span id="page-37-0"></span>**9 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: *[www.st.com](http://www.st.com)*. ECOPACK® is an ST trademark.

### <span id="page-37-1"></span>**9.1 SO16N package information**

<span id="page-37-2"></span>

**Figure 44. SO16N package outline**

<span id="page-38-0"></span>

| Dim.         | mm        |      |             |  |  |  |
|--------------|-----------|------|-------------|--|--|--|
|              | Min.      | Typ. | Max.        |  |  |  |
| A            |           |      | 1.75        |  |  |  |
| A1           | 0.10      |      | 0.25        |  |  |  |
| A2           | 1.25      |      |             |  |  |  |
| b            | 0.31      |      | 0.51        |  |  |  |
| $\mathbf{C}$ | 0.17      |      | 0.25        |  |  |  |
| D            | 9.80      | 9.90 | 10.00       |  |  |  |
| E            | 5.80      | 6.00 | 6.20        |  |  |  |
| E1           | 3.80      | 3.90 | 4.00        |  |  |  |
| e            |           | 1.27 |             |  |  |  |
| h            | 0.25      |      | 0.50        |  |  |  |
| L            | 0.40      |      | 1.27        |  |  |  |
| $\sf k$      | $\pmb{0}$ |      | $8^{\circ}$ |  |  |  |
| ccc          |           |      | 0.10        |  |  |  |

**Table 11. SO16N mechanical data** 



## <span id="page-39-0"></span>**9.2 SDIP10 package information**

<span id="page-39-1"></span>

**Figure 45. SDIP10 package outline**

<span id="page-40-0"></span>

| Dim.           | mm   |      |       |  |  |
|----------------|------|------|-------|--|--|
|                | Min. | Typ. | Max.  |  |  |
| A              |      |      | 5.33  |  |  |
| A1             | 0.38 |      |       |  |  |
| A2             | 2.92 |      | 4.95  |  |  |
| $\sf b$        | 0.36 |      | 0.56  |  |  |
| b <sub>2</sub> | 0.51 |      | 1.15  |  |  |
| $\mathbf{C}$   | 0.2  |      | 0.36  |  |  |
| D              | 9.02 |      | 10.16 |  |  |
| $\mathsf E$    | 7.62 |      | 8.26  |  |  |
| E1             | 6.1  |      | 7.11  |  |  |
| E2             |      | 7.62 |       |  |  |
| E <sub>3</sub> |      |      | 10.92 |  |  |
| e              |      | 1.77 |       |  |  |
| L              | 2.92 |      | 3.81  |  |  |

**Table 12. SDIP10 mechanical data** 



# <span id="page-41-0"></span>**10 Ordering information**

<span id="page-41-1"></span>

**Table 13. Order codes**



# <span id="page-42-0"></span>**11 Revision history**

<span id="page-42-1"></span>



