

### X28HC64

64k, 8k x 8-Bit 5 Volt, Byte Alterable EEPROM

FN8109 Rev 4.00 June 27, 2016

The X28HC64 is an 8k x 8 EEPROM, fabricated with Intersil's proprietary, high performance, floating gate CMOS technology. Like all Intersil programmable nonvolatile memories, the X28HC64 is a 5V only device. It features the JEDEC approved pinout for byte-wide memories, compatible with industry standard RAMs.

The X28HC64 supports a 64-byte page write operation, effectively providing a 32µs/byte write cycle, and enabling the entire memory to be typically written in 0.25 seconds. The X28HC64 also features  $\overline{\text{DATA}}$  Polling and Toggle Bit Polling, two methods providing early end of write detection. In addition, the X28HC64 includes a user-optional software data protection mode that further enhances Intersil's hardware write protect capability.

Intersil EEPROMs are designed and tested for applications requiring extended endurance. Inherent data retention is greater than 100 years.

### **Features**

- · 70ns access time
- · Simple byte and page write
  - Single 5V supply
  - No external high voltages or V<sub>P-P</sub> control circuits
  - Self-timed
  - No erase before write
  - No complex programming algorithms
  - No overerase problem
- Low power CMOS
  - 40mA active current maximum
- 200µA standby current maximum
- · Fast write cycle times
  - 64-byte page write operation
  - Byte or page write cycle: 2ms typical
  - Complete memory rewrite: 0.25s typical
  - Effective byte write cycle time: 32µs typical
- · Software data protection
- · End of write detection
- DATA polling
- Toggle bit
- · High reliability
  - Endurance: 100,000 cycles
  - Data retention: 100 years
- JEDEC approved byte-wide pinout
- · Pb-free available (RoHS compliant)

# **Pin Configurations**

X28HC64 (28 LD PDIP, SOIC) TOP VIEW





# **Ordering Information**

| PART NUMBER                                                                                   | PART MARKING     | TEMPERATURE<br>RANGE (°C) | ACCESS TIME (ns) | PACKAGE                                  | PKG.<br>DWG. # |
|-----------------------------------------------------------------------------------------------|------------------|---------------------------|------------------|------------------------------------------|----------------|
| X28HC64J-70 (Notes 1, 6)<br>(No longer available, recommended replacement: X28HC64JZ-70)      | X28HC64J-70 CY   | 0 to +70                  | 70               | 32 Ld PLCC                               | N32.45x55      |
| X28HC64JIZ-70 (Notes 1, 4, 6)                                                                 | X28HC64JI-70 ZCY | -40 to +85                |                  | 32 Ld PLCC (RoHS Compliant)              | N32.45x55      |
| X28HC64JZ-70 ( <u>Notes 1</u> , <u>4</u> , <u>6</u> )                                         | X28HC64J-70 ZCY  | 0 to +70                  |                  | 32 Ld PLCC (RoHS Compliant)              | N32.45x55      |
| X28HC64SIZ-70 (Notes 4, 6)                                                                    | X28HC64SI-70 CYZ | -40 to +85                |                  | 28 Ld SOIC (300 mil) (RoHS Compliant)    | M28.3          |
| X28HC64SZ-70 ( <u>Notes 4</u> , <u>6</u> )                                                    | X28HC64S-70 CYZ  | 0 to +70                  |                  | 28 Ld SOIC (300 mil) (RoHS Compliant)    | M28.3          |
| X28HC64J-90 (Notes 1, 6)<br>(No longer available, recommended replacement: X28HC64JIZ-90)     | X28HC64J-90 CY   | 0 to +70                  | 90               | 32 Ld PLCC                               | N32.45x55      |
| X28HC64JI-90 (Notes 1, 3, 6)<br>(No longer available, recommended replacement: X28HC64JIZ-90) | X28HC64JI-90 CY  | -40 to +85                |                  | 32 Ld PLCC                               | N32.45x55      |
| X28HC64JIZ-90 (Notes 1, 4, 6)                                                                 | X28HC64JI-90 ZCY | -40 to +85                |                  | 32 Ld PLCC (RoHS Compliant)              | N32.45x55      |
| X28HC64PIZ-90 (Notes 4, 5)                                                                    | X28HC64PI-90 CYZ | -40 to +85                |                  | 28 Ld PDIP (RoHS Compliant)              | E28.6          |
| X28HC64PZ-90 (Notes 4, 5)                                                                     | X28HC64P-90 CYZ  | 0 to +70                  |                  | 28 Ld PDIP (RoHS Compliant)              | E28.6          |
| X28HC64J-12 (Notes 1, 6)<br>(No longer available, recommended replacement: X28HC64JZ-12)      | X28HC64J-12 CY   | 0 to +70                  | 120              | 32 Ld PLCC                               | N32.45x55      |
| X28HC64JI-12 (Notes 1, 6)<br>(No longer available, recommended replacement: X28HC64JIZ-12)    | X28HC64JI-12 CY  | -40 to +85                |                  | 32 Ld PLCC                               | N32.45x55      |
| X28HC64JIZ-12 ( <u>Notes 1</u> , <u>4</u> , <u>6</u> )                                        | X28HC64JI-12 ZCY | -40 to +85                |                  | 32 Ld PLCC (RoHS Compliant)              | N32.45x55      |
| X28HC64JZ-12* (Notes 1, 4, 6)                                                                 | X28HC64J-12 ZCY  | 0 to +70                  |                  | 32 Ld PLCC (RoHS Compliant)              | N32.45x55      |
| X28HC64PIZ-12 ( <u>Notes 4</u> , <u>5</u> )                                                   | X28HC64PI-12 CYZ | -40 to +85                |                  | 28 Ld PDIP (RoHS Compliant)              | E28.6          |
| X28HC64PZ-12 (Notes 4, 5)                                                                     | X28HC64P-12 CYZ  | 0 to +70                  |                  | 28 Ld PDIP (RoHS Compliant)              | E28.6          |
| X28HC64SIZ-12 ( <u>Notes 2</u> , <u>4</u> , <u>6</u> )                                        | X28HC64SI-12 CYZ | -40 to +85                |                  | 28 Ld SOIC (300 mil) (RoHS Compliant)    | M28.3          |
| X28HC64SZ-12 ( <u>Notes 4</u> , <u>6</u> )                                                    | X28HC64S-12 CYZ  | 0 to +70                  |                  | 28 Ld SOIC (300 mil) (RoHS<br>Compliant) | M28.3          |

- 1. Add "T1" suffix for 750 unit tape and reel option.
- 2. Add "T1" suffix for 1000 unit tape and reel option.
- 3. Add "T2" suffix for 750 unit tape and reel option.
- 4. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 5. Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications.
- 6. For Moisture Sensitivity Level (MSL), please see product information page for X28HC64. For more information on MSL, please see tech brief TB363.



# **Pin Descriptions**

| SYMBOL                             | DESCRIPTION                                                                                                                        |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>12</sub>    | Address Inputs. The Address inputs select an 8-bit memory location during a read or write operation.                               |
| I/0 <sub>0</sub> -I/0 <sub>7</sub> | Data Input/Output. Data is written to or read from the X28HC64 through the I/O pins.                                               |
| WE                                 | Write Enable. The Write Enable input controls the writing of data to the X28HC64.                                                  |
| CE                                 | Chip Enable. The Chip Enable input must be LOW to enable all read/write operations. When CE is HIGH, power consumption is reduced. |
| ŌĒ                                 | Output Enable. The Output Enable input controls the data output buffers and is used to initiate read operations.                   |
| v <sub>cc</sub>                    | +5V                                                                                                                                |
| V <sub>SS</sub>                    | Ground                                                                                                                             |
| NC                                 | No Connect                                                                                                                         |

# **Block Diagram**



FIGURE 1. BLOCK DIAGRAM

# **Device Operation**

#### Read

Read operations are initiated by both  $\overline{OE}$  and  $\overline{CE}$  LOW. The read operation is terminated by either  $\overline{CE}$  or  $\overline{OE}$  returning HIGH. This two line control architecture eliminates bus contention in a system environment. The data bus will be in a high impedance state when either  $\overline{OE}$  or  $\overline{CE}$  is HIGH.

#### Write

Write operations are initiated when both  $\overline{CE}$  and  $\overline{WE}$  are LOW and  $\overline{OE}$  is HIGH. The X28HC64 supports both a  $\overline{CE}$  and  $\overline{WE}$  controlled write cycle. That is, the address is latched by the falling edge of either  $\overline{CE}$  or  $\overline{WE}$ , whichever occurs last. Similarly, the data is latched internally by the rising edge of either  $\overline{CE}$  or  $\overline{WE}$ , whichever occurs first. A byte write operation, once initiated, will automatically continue to completion, typically within 2ms.

### **Page Write Operation**

The page write feature of the X28HC64 allows the entire memory to be written in 0.25 seconds. Page write allows two to sixty-four bytes of data to be consecutively written to the X28HC64 prior to the commencement of the internal programming cycle. The host can fetch data from another device within the system during a page write operation (change the source address), but the page address (A $_6$  through A $_{12}$ ) for each subsequent valid write cycle to the part during this operation must be the same as the initial page address.

The page write mode can be initiated during any write operation. Following the initial byte write cycle, the host can write an additional one to sixty-three bytes in the same manner. Each successive byte load cycle, started by the  $\overline{WE}$  HIGH to LOW transition, must begin within 100µs of the falling edge of the preceding  $\overline{WE}$ . If a subsequent  $\overline{WE}$  HIGH to LOW transition is not detected within 100µs, the internal automatic programming cycle will commence. There is no page write window limitation. Effectively the page write window is infinitely wide, so long as the host continues to access the device within the byte load cycle time of 100µs.

### **Write Operation Status Bits**

The X28HC64 provides the user two write operation status bits. These can be used to optimize a system write cycle time. The status bits are mapped onto the I/O bus as shown in Figure 2.



FIGURE 2. STATUS BIT ASSIGNMENT

# DATA Polling (I/O<sub>7</sub>)

The X28HC64 features DATA Polling as a method to indicate to the host system that the byte write or page write cycle has completed. DATA Polling allows a simple bit test operation to determine the status of the X28HC64, eliminating additional interrupt inputs or external hardware. During the internal programming cycle, any attempt to read the last byte written will

produce the complement of that data on  $I/O_7$  (i.e., write data = 0xxx xxxx, read data = 1xxx xxxx). Once the programming cycle is complete,  $I/O_7$  will reflect true data.

DATA Polling can effectively reduce the time for writing to the X28HC64. The timing diagram in Figure 3 illustrates the sequence of events on the bus. The software flow diagram in Figure 4 illustrates one method of implementing the routine.



FIGURE 3. DATA POLLING BUS SEQUENCE



FIGURE 4. DATA POLLING SOFTWARE FLOW



### Toggle Bit (I/O<sub>6</sub>)

The X28HC64 also provides another method for determining when the internal write cycle is complete. During the internal programming cycle I/ $0_6$  will toggle from HIGH to LOW and LOW to HIGH on subsequent attempts to read the device. When the internal cycle is complete, the toggling will cease and the device will be accessible for additional read or write operations.

The Toggle Bit can eliminate the chore of saving and fetching the last address and data in order to implement DATA Polling. This can be especially helpful in an array comprised of multiple X28HC64 memories that is frequently updated. Toggle Bit Polling can also provide a method for status checking in multiprocessor applications. The timing diagram in Figure 5 illustrates the sequence of events on the bus. The software flow diagram in Figure 6 illustrates a method for polling the Toggle Bit.



FIGURE 5. TOGGLE BIT BUS SEQUENCE



FIGURE 6. TOGGLE BIT SOFTWARE FLOW

### **Hardware Data Protection**

The X28HC64 provides two hardware features that protect nonvolatile data from inadvertent writes.

- Default V<sub>CC</sub> Sense—All write functions are inhibited when V<sub>CC</sub> is 3V typically.
- Write Inhibit—Holding either OE LOW, WE HIGH, or CE HIGH will
  prevent an inadvertent write cycle during power-up and
  power-down, maintaining data integrity.

### **Software Data Protection**

The X28HC64 offers a software controlled data protection feature. The X28HC64 is shipped from Intersil with the software data protection NOT ENABLED; that is, the device will be in the standard operating mode. In this mode data should be protected during power-up/power-down operations through the use of external circuits. The host would then have open read and write access of the device once  $V_{CC}$  was stable.

The X28HC64 can be automatically protected during power-up and power-down without the need for external circuits by employing the software data protection feature. The internal software data protection circuit is enabled after the first write operation utilizing the software algorithm. This circuit is

nonvolatile and will remain set for the life of the device, unless the reset command is issued.

Once the software protection is enabled, the X28HC64 is also protected from inadvertent and accidental writes in the powered-up state. That is, the software algorithm must be issued prior to writing additional data to the device.

### **Software Algorithm**

Selecting the software data protection mode requires the host system to precede data write operations by a series of three write operations to three specific addresses. Refer to Figures 7 and 8 for the sequence. The 3-byte sequence opens the page write window, enabling the host to write from 1 to 64 bytes of data. Once the page load cycle has been completed, the device will automatically be returned to the data protected state.

Regardless of whether the device has previously been protected or not, once the software data protection algorithm is used, the X28HC64 will automatically disable further writes unless another command is issued to deactivate it. If no further commands are issued, the X28HC64 will be write protected during power-down and after any subsequent power-up.

Note: Once initiated, the sequence of write operations should not be interrupted.



FIGURE 7. TIMING SEQUENCE—BYTE OR PAGE WRITE



FIGURE 8. WRITE SEQUENCE FOR SOFTWARE DATA PROTECTION



# **Resetting Software Data Protection**



FIGURE 9. RESET SOFTWARE DATA PROTECTION TIMING SEQUENCE



FIGURE 10. SOFTWARE SEQUENCE TO DEACTIVATE SOFTWARE DATA PROTECTION

In the event the user wants to deactivate the software data protection feature for testing or reprogramming in an EEPROM programmer, the following six step algorithm will reset the internal protection circuit. After  $t_{WC}$ , the X28HC64 will be in standard operating mode.

Note: Once initiated, the sequence of write operations should not be interrupted.

# **System Considerations**

Because the X28HC64 is frequently used in large memory arrays, it is provided with a two-line control architecture for both read and write operations. Proper usage can provide the lowest possible power dissipation, and eliminate the possibility of contention where multiple I/O pins share the same bus.

To gain the most benefit, it is recommended that  $\overline{\text{CE}}$  be decoded from the address bus, and be used as the primary device selection input. Both  $\overline{\text{OE}}$  and  $\overline{\text{WE}}$  would then be common among all devices in the array. For a read operation, this assures that all deselected devices are in their standby mode, and that only the selected device(s) is/are outputting data on the bus.

Because the X28HC64 has two power modes, standby and active, proper decoupling of the memory array is of prime



FIGURE 11. NORMALIZED I<sub>CC</sub>(RD) BY TEMPERATURE OVER FREQUENCY DATA PROTECTION

concern. Enabling  $\overline{\text{CE}}$  will cause transient current spikes. The magnitude of these spikes is dependent on the output capacitive loading of the I/Os. Therefore, the larger the array sharing a common bus, the larger the transient spikes. The voltage peaks associated with the current transients can be suppressed by the proper selection and placement of decoupling capacitors. As a minimum, it is recommended that a  $0.1\mu\text{F}$  high frequency ceramic capacitor be used between  $V_{\text{CC}}$  and  $V_{\text{SS}}$  at each device. Depending on the size of the array, the value of the capacitor may have to be larger.

In addition, it is recommended that a 4.7 $\mu$ F electrolytic bulk capacitor be placed between V<sub>CC</sub> and V<sub>SS</sub> for each eight devices employed in the array. This bulk capacitor is employed to overcome the voltage droop caused by the inductive effects of the PC board traces.



FIGURE 12. NORMALIZED I $_{\rm CC}$ (RD) AT 25% OVER THE V $_{\rm CC}$  RANGE AND FREQUENCY

### **Absolute Maximum Ratings**

| Temperature Under Bias                             |                |
|----------------------------------------------------|----------------|
| X28HC64                                            | 10°C to +85°C  |
| X28HC64I                                           | 65°C to +135°C |
| Storage Temperature                                | 65°C to +150°C |
| Voltage on any Pin with Respect to V <sub>SS</sub> | 1V to +7V      |
| DC Output Current                                  | 5mA            |

#### **Thermal Information**

| Thermal Resistance (Typical)    | $\theta_{JA}(^{\circ}C/W)$ | $\theta_{JC}$ (°C/W) |
|---------------------------------|----------------------------|----------------------|
| 32 Ld PLCC Package (Notes 7, 9) | 41                         | 19                   |
| 28 Ld SOIC Package (Notes 7, 9) | 46                         | 19                   |
| 28 Ld PDIP Package (Notes 8, 9) | 53                         | 21                   |
| Pb-Free Reflow Profile          |                            | see TB493            |

<sup>\*</sup>Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications.

### **Recommended Operating Conditions**

| Commercial Temperature Range | 0°C to +70°C  |
|------------------------------|---------------|
| Industrial Temperature Range | 40°C to +85°C |
| Supply Voltage Range         |               |
| X28HC64                      | 5V ±10%       |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 7.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 8. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 9. For  $\theta_{\text{JC}}$  the "case temp" location is taken at the package top center.

# **DC Electrical Specifications** Over recommended operating conditions, unless otherwise specified.

| PARAMETER                                       | SYMBOL           | TEST CONDITIONS                                                                                                                                                                                | MIN<br>( <u>Note 10</u> ) | TYP<br>( <u>Note 11</u> ) | MAX<br>( <u>Note 10</u> ) | UNIT |
|-------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|------|
| V <sub>CC</sub> Current (Active) (TTL Inputs)   | I <sub>cc</sub>  | $\overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{IL}}, \overline{\text{WE}} = \text{V}_{\text{IH}}, \text{All I/O's} = \text{open, address}$<br>inputs = TTL levels at f = 10MHz |                           | 15                        | 40                        | mA   |
| V <sub>CC</sub> Current (Standby) (TTL Inputs)  | I <sub>SB1</sub> | $\overline{CE} = V_{IH}$ , $\overline{OE} = V_{IL}$ All I/O's = open, other inputs = $V_{IH}$                                                                                                  |                           | 1                         | 2                         | mA   |
| V <sub>CC</sub> Current (Standby) (CMOS Inputs) | I <sub>SB2</sub> | $\overline{\text{CE}} = \text{V}_{\text{CC}} - 0.3\text{V}, \overline{\text{OE}} = \text{GND}, \text{All I/O's} = \text{open, other}$<br>inputs = $\text{V}_{\text{CC}} - 0.3\text{V}$         |                           | 100                       | 200                       | μΑ   |
| Input Leakage Current                           | ILI              | $V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                                                                                  |                           |                           | ±10                       | μΑ   |
| Output Leakage Current                          | I <sub>LO</sub>  | $V_{OUT} = V_{SS}$ to $V_{CC}$ , $\overline{CE} = V_{IH}$                                                                                                                                      |                           |                           | ±10                       | μΑ   |
| Input LOW Voltage (Note 12)                     | V <sub>IL</sub>  |                                                                                                                                                                                                | -1                        |                           | 0.8                       | V    |
| Input HIGH Voltage (Note 12)                    | V <sub>IH</sub>  |                                                                                                                                                                                                | 2                         |                           | V <sub>CC</sub> + 1       | ٧    |
| Output LOW Voltage                              | V <sub>OL</sub>  | I <sub>OL</sub> = 5mA                                                                                                                                                                          |                           |                           | 0.4                       | ٧    |
| Output HIGH Voltage                             | V <sub>OH</sub>  | I <sub>OH</sub> = -5mA                                                                                                                                                                         | 2.4                       |                           |                           | V    |

#### NOTES:

- 10. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 11. Typical values are for  $T_A$  = +25°C and nominal supply voltage.
- 12.  $V_{\text{IL}}$  minimum and  $V_{\text{IH}}$  maximum are for reference only and are not tested.

# **Endurance and Data Retention** The endurance and data retention specifications are established by characterization and are not production tested.

| PARAMETER         | MIN     | MAX | UNIT   |
|-------------------|---------|-----|--------|
| Minimum Endurance | 100,000 |     | Cycles |
| Data Retention    | 100     |     | Years  |



# **Power-Up Timing**

| PARAMETER                             | SYMBOL           | TYP<br>(Note 11) | UNIT |
|---------------------------------------|------------------|------------------|------|
| Power-Up to Read Operation (Note 13)  | t <sub>PUR</sub> | 100              | μs   |
| Power-Up to Write Operation (Note 13) | t <sub>PUW</sub> | 5                | ms   |

# **Capacitance** $T_A = +25 \,^{\circ} \, C$ , f = 1 MHz, $V_{CC} = 5 V$

| PARAMETER                          | SYMBOL           | TEST CONDITIONS       | MAX | UNIT |
|------------------------------------|------------------|-----------------------|-----|------|
| Input/output Capacitance (Note 13) | C <sub>I/O</sub> | V <sub>I/O</sub> = 0V | 10  | pF   |
| Input Capacitance (Note 13)        | C <sub>IN</sub>  | V <sub>IN</sub> = OV  | 6   | pF   |

#### NOTE:

13. This parameter is periodically sampled and not 100% tested.

### TABLE 1. AC CONDITIONS OF TEST

| Input Pulse Levels             | OV to 3V |
|--------------------------------|----------|
| Input Rise and Fall Times      | 5ns      |
| Input and Output Timing Levels | 1.5V     |

#### **TABLE 2. MODE SELECTION**

| CE | ŌĒ | WE | MODE                      | 1/0              | POWER   |
|----|----|----|---------------------------|------------------|---------|
| L  | L  | Н  | Read                      | D <sub>OUT</sub> | Active  |
| L  | Н  | L  | Write                     | D <sub>IN</sub>  | Active  |
| Н  | Х  | Х  | Standby and write inhibit | High Z           | Standby |
| Х  | L  | Х  | Write inhibit             | -                | -       |
| Х  | Х  | Н  | Write inhibit             | -                | -       |

# **Symbol Table**

| WAVEFORM | INPUTS                            | OUTPUTS                            |
|----------|-----------------------------------|------------------------------------|
|          | Must be steady                    | Will be steady                     |
|          | May change<br>from LOW<br>to HIGH | Will change<br>from LOW<br>to HIGH |
|          | May change<br>from HIGH<br>to LOW | Will change<br>from HIGH<br>to LOW |
|          | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known    |
|          | N/A                               | Center Line is High Impedance      |

# **Equivalent AC Load Circuits**



FIGURE 13. EQUIVALENT AC LOAD CIRCUITS

### **AC Electrical Specifications**

**Read Cycle Limits** Over the recommended operating conditions unless otherwise specified.

|                                    |                  | X28HC64-70                |                  | X28HC64-90                |                  | X28HC64-12                |                  |      |
|------------------------------------|------------------|---------------------------|------------------|---------------------------|------------------|---------------------------|------------------|------|
| PARAMETER                          | SYMBOL           | MIN<br>( <u>Note 10</u> ) | MAX<br>(Note 10) | MIN<br>( <u>Note 10</u> ) | MAX<br>(Note 10) | MIN<br>( <u>Note 10</u> ) | MAX<br>(Note 10) | UNIT |
| Read Cycle Time                    | t <sub>RC</sub>  | 70                        |                  | 90                        |                  | 120                       |                  | ns   |
| Chip Enable Access Time            | t <sub>CE</sub>  |                           | 70               |                           | 90               |                           | 120              | ns   |
| Address Access Time                | t <sub>AA</sub>  |                           | 70               |                           | 90               |                           | 120              | ns   |
| Output Enable Access Time          | t <sub>OE</sub>  |                           | 35               |                           | 40               |                           | 50               | ns   |
| CE LOW to Active Output (Note 14)  | t <sub>LZ</sub>  | 0                         |                  | 0                         |                  | 0                         |                  | ns   |
| OE LOW to Active Output (Note 14)  | t <sub>OLZ</sub> | 0                         |                  | 0                         |                  | 0                         |                  | ns   |
| CE HIGH to High Z Output (Note 14) | t <sub>HZ</sub>  |                           | 30               |                           | 30               |                           | 30               | ns   |
| OE HIGH to High Z Output (Note 14) | t <sub>OHZ</sub> |                           | 30               |                           | 30               |                           | 30               | ns   |
| Output Hold from Address Change    | t <sub>OH</sub>  | 0                         |                  | 0                         |                  | 0                         |                  | ns   |

#### NOTE:

### **Read Cycle**



FIGURE 14. READ CYCLE

<sup>14.</sup>  $t_{LZ}$  minimum,  $t_{HZ}$ ,  $t_{OLZ}$  minimum, and  $t_{OHZ}$  are periodically sampled and not 100% tested.  $t_{HZ}$  maximum and  $t_{OHZ}$  maximum are measured from the point when  $\overline{CE}$  or  $\overline{OE}$  return HIGH (whichever occurs first) to the time when the outputs are no longer driven.

### **Write Cycle Limits**

| PARAMETER                     | SYMBOL           | MIN<br>(Note 10) | TYP<br>(Note 11) | MAX<br>( <u>Note 10</u> ) | UNIT |
|-------------------------------|------------------|------------------|------------------|---------------------------|------|
| Write Cycle Time (Note 15)    | twc              |                  | 2                | 5                         | ms   |
| Address Set-Up Time           | t <sub>AS</sub>  | 0                |                  |                           | ns   |
| Address Hold Time             | t <sub>AH</sub>  | 50               |                  |                           | ns   |
| Write Set-Up Time             | t <sub>CS</sub>  | 0                |                  |                           | ns   |
| Write Hold Time               | t <sub>CH</sub>  | 0                |                  |                           | ns   |
| CE Pulse Width                | t <sub>cw</sub>  | 50               |                  |                           | ns   |
| OE High Set-Up Time           | t <sub>OES</sub> | 0                |                  |                           | ns   |
| OE High Hold Time             | t <sub>OEH</sub> | 0                |                  |                           | ns   |
| WE Pulse Width                | t <sub>WP</sub>  | 50               |                  |                           | ns   |
| WE HIGH Recovery (Note 16)    | t <sub>WPH</sub> | 50               |                  |                           | ns   |
| Data Valid (Note 16)          | t <sub>DV</sub>  |                  |                  | 1                         | μs   |
| Data Setup                    | t <sub>DS</sub>  | 50               |                  |                           | ns   |
| Data Hold                     | t <sub>DH</sub>  | 0                |                  |                           | ns   |
| Delay to Next Write (Note 16) | t <sub>DW</sub>  | 10               |                  |                           | μs   |
| Byte Load Cycle               | t <sub>BLC</sub> | 0.15             |                  | 100                       | μs   |

#### NOTES:

# **WE** Controlled Write Cycle



FIGURE 15. WE CONTROLLED WRITE CYCLE

<sup>15.</sup> t<sub>WC</sub> is the minimum cycle time to be allowed from the system perspective unless polling techniques are used. It is the maximum time the device requires to automatically complete the internal write operation.

<sup>16.</sup>  $t_{\mbox{\footnotesize{WPH}}}$  and  $t_{\mbox{\footnotesize{DW}}}$  are periodically sampled and not 100% tested.



FIGURE 16. CE CONTROLLED WRITE CYCLE



# \*For each successive write within the page write operation, A<sub>6</sub>-A<sub>12</sub> should be the same or writes to an unknown address could occur.

### FIGURE 17. PAGE WRITE CYCLE

- 17. Between successive byte writes within a page write operation,  $\overline{\text{OE}}$  can be strobed LOW: e.g. this can be done with  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  HIGH to fetch data from another memory device within the system for the next write; or with  $\overline{\text{WE}}$  HIGH and  $\overline{\text{CE}}$  LOW effectively performing a polling operation.
- 18. The timings shown above are unique to page write operations. Individual byte load operations within the page write must conform to either the  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  controlled write cycle timing.



FIGURE 18. DATA POLLING TIMING DIAGRAM (Note 19)



 $^{\star}$  I/O  $_{\!6}$  beginning and ending state will vary, depending upon actual  $t_{WC}.$ 

### FIGURE 19. TOGGLE BIT TIMING DIAGRAM (Note 19)

NOTE:

19. Polling operations are by definition read cycles and are therefore subject to read cycle timings.

**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE                   | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 27, 2016 FN8109.4 |          | Updated entire datasheet applying Intersil's new standards.  Updated the Ordering Information table by adding Note 2, updated other tape and reel notes, updated all of the part marking and added Note 6.  Added Thermal Information (Theta JA, Theta JC, and applicable notes) on page 9.  Added "The endurance and data retention specifications are established by characterization and are not production tested" to the "Endurance and Data Retention" table. |
| August 18, 2015        | FN8109.3 | <ul> <li>- Updated Ordering Information Table on page 2.</li> <li>- Added Revision History and About Intersil sections.</li> <li>- Updated POD M28.3 to latest revision changes are as follow:<br/>Added land pattern.</li> </ul>                                                                                                                                                                                                                                   |

### **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.



### **Plastic Leaded Chip Carrier Packages (PLCC)**



#### N32.45x55 (JEDEC MS-016AE ISSUE A) 32 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE

|        | INCHES |       | MILLII |       |       |
|--------|--------|-------|--------|-------|-------|
| SYMBOL | MIN    | MAX   | MIN    | MAX   | NOTES |
| Α      | 0.125  | 0.140 | 3.18   | 3.55  | -     |
| A1     | 0.060  | 0.095 | 1.53   | 2.41  | -     |
| D      | 0.485  | 0.495 | 12.32  | 12.57 | -     |
| D1     | 0.447  | 0.453 | 11.36  | 11.50 | 3     |
| D2     | 0.188  | 0.223 | 4.78   | 5.66  | 4, 5  |
| E      | 0.585  | 0.595 | 14.86  | 15.11 | -     |
| E1     | 0.547  | 0.553 | 13.90  | 14.04 | 3     |
| E2     | 0.238  | 0.273 | 6.05   | 6.93  | 4, 5  |
| N      | 28     |       | 28     |       | 6     |
| ND     | 7      |       | 7      |       | 7     |
| NE     | 9      |       | 9      |       | 7     |

Rev. 0 7/98

- Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact.
- 2. Dimensions and tolerancing per ANSI Y14.5M-1982.
- Dimensions D1 and E1 do not include mold protrusions.
   Allowable mold protrusion is 0.010 inch (0.25mm) per side.
   Dimensions D1 and E1 include mold mismatch and are measured at the extreme material condition at the body parting line.
- 4. To be measured at seating plane -C- contact point.
- 5. Centerline to be determined where center leads exit plastic body.
- 6. "N" is the number of terminal positions.
- ND denotes the number of leads on the two shorts sides of the package, one of which contains pin #1. NE denotes the number of leads on the two long sides of the package.

# **Small Outline Plastic Packages (SOIC)**





M28.3 (JEDEC MS-013-AE ISSUE C)
28 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

|            | INC      | HES    | MILLIN   |       |       |
|------------|----------|--------|----------|-------|-------|
| SYMBOL MIN |          | MAX    | MIN      | MAX   | NOTES |
| Α          | 0.0926   | 0.1043 | 2.35     | 2.65  | -     |
| A1         | 0.0040   | 0.0118 | 0.10     | 0.30  | -     |
| В          | 0.013    | 0.0200 | 0.33     | 0.51  | 9     |
| С          | 0.0091   | 0.0125 | 0.23     | 0.32  | -     |
| D          | 0.6969   | 0.7125 | 17.70    | 18.10 | 3     |
| E          | 0.2914   | 0.2992 | 7.40     | 7.60  | 4     |
| е          | 0.05 BSC |        | 1.27 BSC |       | -     |
| Н          | 0.394    | 0.419  | 10.00    | 10.65 | -     |
| h          | 0.01     | 0.029  | 0.25     | 0.75  | 5     |
| L          | 0.016    | 0.050  | 0.40     | 1.27  | 6     |
| N          | 2        | 8      | 2        | 7     |       |
| α          | 00       | 80     | 00       | 80    | -     |

Rev. 1, 1/13

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch)
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.