# UltraScale+ PCIe board with QSFP and DDR4 BittWare's XUP-PL4 is a low profile PCle x16 card based on the Xilinx Virtex UltraScale+ FPGA. The UltraScale+ devices deliver high-performance, high-bandwidth, and reduced latency for systems demanding massive data flow and packet processing. The board offers up to 32 GBytes of memory, sophisticated clocking and timing options, and two front panel QSFP cages, each supporting up to 100 Gbps (4x25) - including 100GbE. The XUP-PL4 also incorporates a Board Management Controller (BMC) for advanced system monitoring, which greatly simplifies platform integration and management. All of these features combine to make the XUP-PL4 ideal for a wide range of data center applications, including network processing and security, acceleration, storage, broadcast, and SigInt. An optional add-on module provides precision timestamping capabilities key features 2x 100GbE via 2 QSFP28 Up to **32 GBytes** DDR4 Precision clocking and timing options # **Additional Services** Take advantage of BittWare's range of design, integration, and support options **Customization** Additional specification options or accessory boards to meet your exact needs. #### **Server Integration** Available pre-integrated in our <u>TeraBox servers</u> in a range of configurations. ## **Application Optimization** Ask about our services to help you port, optimize, and benchmark your application. #### **Service and Support** BittWare Developer Site provides online documentation and issue tracking. ## **Board Specifications** | FPGA | Virtex UltraScale+ VU3P in C1517 package Core speed grade - 2 Contact BittWare for other FPGA options | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | On-board memory | <ul> <li>Flash memory for booting FPGA</li> <li>Two banks of up to 16 GB DDR4 (x72)</li> </ul> | | Host interface | x16 Gen3 interface direct to FPGA | | Utility header | Micro USB for BMC access and programming Flash | | Timestamping (optional) | 1 PPS input/output Reference clock input/output | | QSFP cages | <ul> <li>2 QSFP28 (zQSFP) cages on front panel connected directly to FPGA via 8 transceivers</li> <li>Each supports 100GbE, 40GbE, 4x 25GbE, or 4x 10GbE and can be combined for 400GbE</li> </ul> | | Board<br>Management<br>Controller | <ul> <li>Voltage, current, temperature monitoring</li> <li>Power sequencing and reset</li> <li>Field upgrades</li> <li>FPGA configuration and control</li> <li>Clock configuration</li> <li>I²C bus access</li> <li>USB 2.0</li> <li>Voltage overrides</li> </ul> | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cooling | Standard: single-width active heatsink | | Electrical | On-board power derived from 12V PCle slot Power dissipation is application dependent | | Environmental | Operating temperature 5°C to 35°C | | Size | <ul> <li>Low profile (half-height, half-length) PCIe slot<br/>board</li> <li>6.6 x 3.85 inches</li> </ul> | #### **Development Tools** | System development | BittWorks II Toolkit - host, command, and debug<br>tools for BittWare hardware | |--------------------|-------------------------------------------------------------------------------------------------------| | FPGA development | <ul><li>FPGA Examples - example Vivado projects</li><li>Xilinx Tools - Vivado® Design Suite</li></ul> | To learn more, visit www.BittWare.com Rev 2019.04.03 | April 2019 © BittWare 2019 UltraScale, Virtex, and Vivado are registered trademarks of Xilinx Corp. All other products are the trademarks or registered trademarks of their respective holders.