

# **eX Family FPGAs**

## **Leading Edge Performance**

- 240 MHz System Performance
- 350 MHz Internal Performance
- 3.9 ns Clock-to-Out (Pad-to-Pad)

## **Specifications**

- 3,000 to 12,000 Available System Gates
- Maximum 512 Flip-Flops (Using CC Macros)
- 0.22 µm CMOS Process Technology
- Up to 132 User-Programmable I/O Pins

## **Features**

- High-Performance, Low-Power Antifuse FPGA
- LP/Sleep Mode for Additional Power Savings
- Advanced Small-Footprint Packages
- Hot-Swap Compliant I/Os
- Single-Chip Solution
- **Nonvolatile**
- Live on Power-Up
- No Power-Up/Down Sequence Required for Supply Voltages
- Configurable Weak-Resistor Pull-Up or Pull-Down for Tristated Outputs during Power-Up
- Individual Output Slew Rate Control
- 2.5 V, 3.3 V, and 5.0 V Mixed-Voltage Operation with 5.0V Input Tolerance and 5.0V Drive Strength
- Software Design Support with Microsemi Designer and Libero® Integrated Design Environment (IDE) Tools
- Up to 100% Resource Utilization with 100% Pin Locking
- Deterministic Timing
- Unique In-System Diagnostic and Verification Capability with Silicon Explorer II
- Boundary Scan Testing in Compliance with IEEE Standard 1149.1 (JTAG)
- Fuselock™ Secure Programming Technology Designed to Prevent Reverse Engineering and Design Theft

## <span id="page-0-0"></span>**Product Profile**



*Note: \*Refer to the* [eX Automotive Family FPGAs](http://www.microsemi.com/soc/documents/eX_Auto_DS.pdf) *datasheet for details on automotive temperature offerings.*



## <span id="page-1-0"></span>**Ordering Information**



## <span id="page-1-1"></span>**eX Device Status**



## **Plastic Device Resources**



*Note: TQ = Thin Quad Flat Pack* 



## <span id="page-2-0"></span>**Temperature Grade Offerings**



*Note: C = Commercial*

*I = Industrial*

*A = Automotive*

## <span id="page-2-1"></span>**Speed Grade and Temperature Grade Matrix**



*Note: P = Approximately 30% faster than Standard*

*–F = Approximately 40% slower than Standard*

*Refer to the* [eX Automotive Family FPGAs](http://www.microsemi.com/soc/documents/eX_Auto_DS.pdf) *datasheet for details on automotive temperature offerings.*

Contact your local Microsemi representative for device availability.



# **Table of Contents**

### eX FPGA Architecture and Characteristics



### **Datasheet Information**





# <span id="page-4-4"></span><span id="page-4-0"></span>**1 – eX FPGA Architecture and Characteristics**

## <span id="page-4-1"></span>**General Description**

The eX family of FPGAs is a low-cost solution for low-power, high-performance designs. The inherent low power attributes of the antifuse technology, coupled with an additional low static power mode, make these devices ideal for power-sensitive applications. Fabricated with an advanced 0.22 mm CMOS antifuse technology, these devices achieve high performance with no power penalty.

## <span id="page-4-2"></span>**eX Family Architecture**

Microsemi eX family is implemented on a high-voltage twin-well CMOS process using 0.22 µm design rules. The eX family architecture uses a "sea-of-modules" structure where the entire floor of the device is covered with a grid of logic modules with virtually no chip area lost to interconnect elements or routing. Interconnection among these logic modules is achieved using Microsemi patented metal-to-metal programmable antifuse interconnect elements. The antifuse interconnect is made up of a combination of amorphous silicon and dielectric material with barrier metals and has an "on" state resistance of 25 $\Omega$  with a capacitance of 1.0fF for low-signal impedance. The antifuses are normally open circuit and, when programmed, form a permanent low-impedance connection. The eX family provides two types of logic modules, the register cell (R-cell) and the combinatorial cell (C-cell).

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals [\(Figure 1-1](#page-4-3)). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional flexibility while allowing mapping of synthesized functions into the eX FPGA. The clock source for the R-cell can be chosen from either the hard-wired clock or the routed clock.

The C-cell implements a range of combinatorial functions up to five inputs [\(Figure 1-2 on page 1-2\)](#page-5-0). Inclusion of the DB input and its associated inverter function enables the implementation of more than 4,000 combinatorial functions in the eX architecture in a single module.

Two C-cells can be combined together to create a flip-flop to imitate an R-cell via the use of the CC macro. This is particularly useful when implementing non-timing-critical paths and when the design engineer is running out of R-cells. More information about the CC macro can be found in the *[Maximizing](http://www.microsemi.com/soc/documents/CC_Macro_AN.pdf) [Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros](http://www.microsemi.com/soc/documents/CC_Macro_AN.pdf)* application note.



<span id="page-4-3"></span>*Figure 1-1 •* **R-Cell**



### **Module Organization**

C-cell and R-cell logic modules are arranged into horizontal banks called Clusters, each of which contains two C-cells and one R-cell in a C-R-C configuration.

Clusters are further organized into modules called SuperClusters for improved design efficiency and device performance, as shown in [Figure 1-3](#page-5-1). Each SuperCluster is a two-wide grouping of Clusters.



<span id="page-5-0"></span>



<span id="page-5-1"></span>*Figure 1-3 •* **Cluster Organization**



## **Routing Resources**

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within Clusters and SuperClusters [\(Figure 1-4](#page-6-0)). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance.

DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring R-cell in a given SuperCluster. DirectConnect uses a hard-wired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns (–P speed grade).

FastConnect enables horizontal routing between any two logic modules within a given SuperCluster and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering maximum pin-to-pin propagation of 0.3 ns (–P speed grade).

In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. The segmented routing structure of Microsemi provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the fully automatic placeand-route software to minimize signal propagation delays.



<span id="page-6-0"></span>*Figure 1-4 •* **DirectConnect and FastConnect for SuperClusters**

### <span id="page-6-1"></span>**Clock Resources**

eX's high-drive routing structure provides three clock networks. The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select MUX in each R-Cell. HCLK cannot be connected to combinational logic. This provides a fast propagation path for the clock signal, enabling the 3.9 ns clockto-out (pad-to-pad) performance of the eX devices. The hard-wired clock is tuned to provide a clock skew of less than 0.1 ns worst case. If not used, the HCLK pin must be tied LOW or HIGH and must not be left floating. [Figure 1-5](#page-7-0) describes the clock circuit used for the constant load HCLK.

HCLK does not function until the fourth clock cycle each time the device is powered up to prevent false output levels due to any possible slow power-on-reset signal and fast start-up clock circuit. To activate HCLK from the first cycle, the TRST pin must be reserved in the Design software and the pin must be tied to GND on the board. (See the ["TRST, I/O Boundary Scan Reset Pin" on page 1-32\)](#page-35-0).

The remaining two clocks (CLKA, CLKB) are global routed clock networks that can be sourced from external pins or from internal logic signals (via the CLKINT routed clock buffer) within the eX device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB is sourced from internal logic signals, the external clock pin cannot be used for any other input and must be tied LOW or HIGH and must not float. [Figure 1-6](#page-7-1) describes the CLKA and CLKB circuit used in eX devices.



[Table 1-1](#page-7-2) describes the possible connections of the routed clock networks, CLKA and CLKB. Unused clock pins must not be left floating and must be tied to HIGH or LOW.



#### <span id="page-7-0"></span>*Figure 1-5 •* **eX HCLK Clock Pad**



<span id="page-7-1"></span>*Figure 1-6 •* **eX Routed Clock Buffer**

#### <span id="page-7-3"></span><span id="page-7-2"></span>*Table 1-1 •* **Connections of Routed Clock Networks, CLKA and CLKB**





## <span id="page-8-0"></span>**Other Architectural Features**

### **Performance**

The combination of architectural features described above enables eX devices to operate with internal clock frequencies exceeding 350 MHz for very fast execution of complex logic functions. The eX family is an optimal platform upon which the functionality previously contained in CPLDs can be integrated. eX devices meet the performance goals of gate arrays, and at the same time, present significant improvements in cost and time to market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance.

### <span id="page-8-1"></span>**User Security**

Microsemi FuseLock advantage provides the highest level of protection in the FPGA industry against unauthorized modifications. In addition to the inherent strengths of the architecture, special security fuses that are intended to prevent internal probing and overwriting are hidden throughout the fabric of the device. They are located such that they cannot be accessed or bypassed without destroying the rest of the device, making Microsemi antifuse FPGAs highly resistant to both invasive and more subtle noninvasive attacks.

Look for this symbol to ensure your valuable IP is secure. The FuseLock Symbol on the FPGA ensures that the device is safeguarded to cryptographic attacks.



#### *Figure 1-7 •* **Fuselock**

For more information, refer to *[Implementation of Security in Microsemi Antifuse FPGAs](http://www.microsemi.com/soc/documents/Antifuse_Security_AN.pdf)* application note.

### <span id="page-8-2"></span>**I/O Modules**

Each I/O on an eX device can be configured as an input, an output, a tristate output, or a bidirectional pin. Even without the inclusion of dedicated I/O registers, these I/Os, in combination with array registers, can achieve clock-to-out (pad-to-pad) timing as fast as 3.9 ns. I/O cells in eX devices do not contain embedded latches or flip-flops and can be inferred directly from HDL code. The device can easily interface with any other device in the system, which in turn enables parallel design of system components and reduces overall design time.

All unused I/Os are configured as tristate outputs by Microsemi's Designer software, for maximum flexibility when designing new boards or migrating existing designs. Each I/O module has an available pull-up or pull-down resistor of approximately 50 k $\Omega$  that can configure the I/O in a known state during power-up. Just shortly before  $V_{\text{CCA}}$  reaches 2.5 V, the resistors are disabled and the I/Os will be controlled by user logic.



<span id="page-9-4"></span>[Table 1-2](#page-9-0) describes the I/O features of eX devices. For more information on I/Os, refer to *[Microsemi eX,](http://www.microsemi.com/soc/documents/antifuseIO_AN.pdf) [SX-A, and RT54SX-S I/Os](http://www.microsemi.com/soc/documents/antifuseIO_AN.pdf)* application note.

#### <span id="page-9-0"></span>*Table 1-2 •* **I/O Features**



The eX family supports mixed-voltage operation and is designed to tolerate 5.0 V inputs in each case. A detailed description of the I/O pins in eX devices can be found in ["Pin Description" on page 1-31.](#page-34-0)

### <span id="page-9-1"></span>**Hot-Swapping**

eX I/Os are configured to be hot-swappable. During power-up/down (or partial up/down), all I/Os are tristated, provided  $V_{CCA}$  ramps up within a diode drop of  $V_{CCI}$ .  $V_{CCA}$  and  $V_{CCI}$  do not have to be stable. during power-up/down, and they do not require a specific power-up or power-down sequence in order to avoid damage to the eX devices. In addition, all outputs can be programmed to have a weak resistor pullup or pull-down for output tristate at power-up. After the eX device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip operating conditions are reached. Please see the application note, *[Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing](http://www.microsemi.com/soc/documents/HotSwapColdSparing_AN.pdf) [Applications](http://www.microsemi.com/soc/documents/HotSwapColdSparing_AN.pdf)*, which also applies to the eX devices, for more information on hot swapping.

### <span id="page-9-2"></span>**Power Requirements**

Power consumption is extremely low for the eX family due to the low capacitance of the antifuse interconnects. The antifuse architecture does not require active circuitry to hold a charge (as do SRAM or EPROM), making it the lowest-power FPGA architecture available today.

### <span id="page-9-3"></span>**Low Power Mode**

The eX family has been designed with a Low Power Mode. This feature, activated with setting the special LP pin to HIGH for a period longer than 800 ns, is particularly useful for battery-operated systems where battery life is a primary concern. In this mode, the core of the device is turned off and the device consumes minimal power with low standby current. In addition, all input buffers are turned off, and all outputs and bidirectional buffers are tristated when the device enters this mode. Since the core of the device is turned off, the states of the registers are lost. The device must be re-initialized when returning to normal operating mode. I/Os can be driven during LP mode. For details, refer to the *[Design for Low](http://www.microsemi.com/soc/documents/Low_Power_AN.pdf) [Power in Microsemi Antifuse FPGAs](http://www.microsemi.com/soc/documents/Low_Power_AN.pdf)* application note under the section Using the LP Mode Pin on eX Devices. Clock pins should be driven either HIGH or LOW and should not float; otherwise, they will draw current and burn power. The device must be re-initialized when exiting LP mode.



To exit the LP mode, the LP pin must be driven LOW for over 200 µs to allow for the charge pumps to power-up and device initialization can begin.

<span id="page-10-1"></span>[Table 1-3](#page-10-0) illustrates the standby current of eX devices in LP mode.

<span id="page-10-0"></span>





[Figure 1-8](#page-11-0) to [Figure 1-11 on page 1-9](#page-12-0) show some sample power characteristics of eX devices.



#### *Notes:*

- *1. Device filled with 16-bit counters.*
- *2. VCCA, VCCI = 2.7 V, device tested at room temperature.*

<span id="page-11-0"></span>*Figure 1-8 •* **eX Dynamic Power Consumption – High Frequency**



#### *Notes:*

- *1. Device filled with 16-bit counters.*
- *2. VCCA, VCCI = 2.7 V, device tested at room temperature.*

*Figure 1-9 •* **eX Dynamic Power Consumption – Low Frequency**





*Figure 1-10 •* **Total Dynamic Power (mW)**

<span id="page-12-1"></span>

<span id="page-12-2"></span><span id="page-12-0"></span>*Figure 1-11 •* **System Power at 5%, 10%, and 15% Duty Cycle**



## <span id="page-13-3"></span>**Boundary Scan Testing (BST)**

All eX devices are IEEE 1149.1 compliant. eX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins (TMS, TDI, TCK, TDO and TRST). The functionality of each pin is defined by two available modes: Dedicated and Flexible, and is described in [Table 1-4.](#page-13-0) In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode (default mode), TMS should be set HIGH through a pull-up resistor of 10 k $\Omega$ . TMS can be pulled LOW to initiate the test sequence.

<span id="page-13-0"></span>



### <span id="page-13-2"></span>**Dedicated Test Mode**

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.

To select Dedicated mode, users need to reserve the JTAG pins in Microsemi's Designer software by checking the **Reserve JTAG** box in the Device Selection Wizard ([Figure 1-12\)](#page-13-1). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the ["3.3 V LVTTL Electrical Specifications" section](#page-21-0) and ["5.0 V TTL Electrical Specifications" section on](#page-21-1) [page 1-18](#page-21-1) for detailed specifications.



<span id="page-13-1"></span>*Figure 1-12 •* **Device Selection Wizard**

### <span id="page-13-4"></span>**Flexible Mode**

In Flexible Mode, TDI, TCK and TDO may be used as either user I/Os or as JTAG input pins. The internal resistors on the TMS and TDI pins are disabled in flexible JTAG mode, and an external 10  $k\Omega$  pullresistor to  $V_{\text{CCI}}$  is required on the TMS pin.

To select the Flexible mode, users need to clear the check box for **Reserve JTAG** in the Device Selection Wizard in Microsemi's Designer software. The functionality of TDI, TCK, and TDO pins is controlled by the BST TAP controller. The TAP controller receives two control inputs, TMS and TCK. Upon power-up, the TAP controller enters the Test-Logic-Reset state. In this state, TDI, TCK, and TDO function as user I/Os. The TDI, TCK, and TDO pins are transformed from user I/Os into BST pins when the TMS pin is LOW at the first rising edge of TCK. The TDI, TCK, and TDO pins return to user I/Os when TMS is held HIGH for at least five TCK cycles.



<span id="page-14-3"></span>[Table 1-5](#page-14-0) describes the different configuration requirements of BST pins and their functionality in different modes.

| Mode                | <b>Designer "Reserve JTAG" Selection</b> | <b>TAP Controller State</b> |  |  |
|---------------------|------------------------------------------|-----------------------------|--|--|
| Dedicated (JTAG)    | Checked                                  | Anv                         |  |  |
| Flexible (User I/O) | Unchecked                                | Test-Logic-Reset            |  |  |
| Flexible (JTAG)     | Unchecked                                | Any EXCEPT Test-Logic-Reset |  |  |

<span id="page-14-0"></span>*Table 1-5 •* **Boundary-Scan Pin Configurations and Functions**

### <span id="page-14-4"></span>**TRST Pin**

The TRST pin functions as a dedicated Boundary-Scan Reset pin when the **Reserve JTAG Test Reset** option is selected, as shown in [Figure 1-12.](#page-13-1) An internal pull-up resistor is permanently enabled on the TRST pin in this mode. It is recommended to connect this pin to GND in normal operation to keep the JTAG state controller in the Test-Logic-Reset state. When JTAG is being used, it can be left floating or be driven HIGH.

When the **Reserve JTAG Test Reset** option is not selected, this pin will function as a regular I/O. If unused as an I/O in the design, it will be configured as a tristated output.

### **JTAG Instructions**

[Table 1-6](#page-14-1) lists the supported instructions with the corresponding IR codes for eX devices.

<span id="page-14-1"></span>



[Table 1-7](#page-14-2) lists the codes returned after executing the IDCODE instruction for eX devices. Note that bit 0 is always "1." Bits 11-1 are always "02F", which is Microsemi SoC Products Group's manufacturer code.

| <b>Device</b> | <b>Revision</b> | <b>Bits 31-28</b> | <b>Bits 27-12</b> |
|---------------|-----------------|-------------------|-------------------|
| eX64          |                 |                   | 40B2, 42B2        |
| eX128         |                 |                   | 40B0, 42B0        |
| eX256         |                 |                   | 40B5, 42B5        |
| eX64          |                 | Α                 | 40B2, 42B2        |
| eX128         |                 | в                 | 40B0, 42B0        |
| eX256         |                 | в                 | 40B5, 42B5        |

<span id="page-14-2"></span>*Table 1-7 •* **IDCODE for eX Devices**



### <span id="page-15-1"></span>**Programming**

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II is a compact, robust, single-site and multi-site device programmer for the PC.

With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.

The procedure for programming an eX device using Silicon Sculptor II is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via in-house programming from the factory.

For more details on programming eX devices, please refer to the *[Programming Antifuse Devices](http://www.microsemi.com/soc/documents/AntifuseProgram_AN.pdf)* application note and the *[Silicon Sculptor II User's Guide](http://www.microsemi.com/soc/techdocs/manuals/default.asp#programmers)*.

### <span id="page-15-0"></span>**Probing Capabilities**

eX devices provide internal probing capability that is accessed with the JTAG pins. The Silicon Explorer II Diagnostic hardware is used to control the TDI, TCK, TMS and TDO pins to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the BST pins are in JTAG mode and the TRST pin is driven HIGH or left floating. If the TRST pin is held LOW, the TAP controller will remain in the Test-Logic-Reset state so no probing can be performed. The Silicon Explorer II automatically places the device into JTAG mode, but the user must drive the TRST pin HIGH or allow the internal pull-up resistor to pull TRST HIGH.

When you select the **Reserve Probe Pin** box, as shown in [Figure 1-12 on page 1-10,](#page-13-1) the layout tool reserves the PRA and PRB pins as dedicated outputs for probing. This reserve option is merely a guideline. If the Layout tool requires that the PRA and PRB pins be user I/Os to achieve successful layout, the tool will use these pins for user I/Os. If you assign user I/Os to the PRA and PRB pins and select the **Reserve Probe Pin** option, Designer Layout will override the "Reserve Probe Pin" option and place your user I/Os on those pins.

To allow for probing capabilities, the security fuse must not be programmed. Programming the security fuse will disable the probe circuitry. [Table 1-8 on page 1-13](#page-16-1) summarizes the possible device configurations for probing once the device leaves the Test-Logic-Reset JTAG state.

### <span id="page-15-2"></span>**Silicon Explorer II Probe**

Silicon Explorer II is an integrated hardware and software solution that, in conjunction with Microsemi Designer software tools, allow users to examine any of the internal nets of the device while it is operating in a prototype or a production system. The user can probe into an eX device via the PRA and PRB pins without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle.

Silicon Explorer II does not require re-layout or additional MUXes to bring signals out to an external pin, which is necessary when using programmable logic devices from other suppliers.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. [Figure 1-13 on page 1-13](#page-16-2) illustrates the interconnection between Silicon Explorer II and the eX device to perform in-circuit verification.



## <span id="page-16-4"></span><span id="page-16-0"></span>**Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Since these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the probe circuitry. It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (TDI, TCK, TMS, TDO, PRA, PRB). The 70 $\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

<span id="page-16-1"></span>



*Notes:*

*1. If TRST pin is not reserved, the device behaves according to TRST = HIGH in the table.* 

- *2. Avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.*
- *3. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. Unused pins are automatically tristated by Microsemi Designer software.*



<span id="page-16-2"></span>

### <span id="page-16-3"></span>**Development Tool Support**

The eX family of FPGAs is fully supported by both Libero® Integrated Design Environment and Designer FPGA Development software. Libero IDE is a design management environment that streamlines the design flow. Libero IDE provides an integrated design manager that seamlessly integrates design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Additionally, Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify<sup>®</sup> for Microsemi from Synplicity<sup>®</sup>, ViewDraw for Microsemi from Mentor Graphics, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics<sup>®</sup>, WaveFormer Lite™ from SynaptiCAD™, and Designer software from Microsemi. Refer to the *Libero IDE flow* (located on Microsemi SoC Product Group's website) diagram for more information.



*eX FPGA Architecture and Characteristics*

Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can lock his/her design pins before layout while minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators and the simulation results can be cross-probed with Silicon Explorer II, Microsemi integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Microsemi's Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synplicity, Synopsys, and Cadence Design Systems. The Designer software is available for both the Windows and UNIX operating systems.



## <span id="page-18-0"></span>**Related Documents**

### **Datasheet**

*[eX Automotive Family FPGAs](http://www.microsemi.com/soc/documents/eX_Auto_DS.pdf)* [www.microsemi.com/soc/documents/eX\\_Auto\\_DS.pdf](
http://www.microsemi.com/soc/documents/eX_Auto_DS.pdf)

### **Application Notes**

*[Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros](http://www.microsemi.com/soc/documents/CC_Macro_AN.pdf)* [www.microsemi.com/soc/documents/CC\\_Macro\\_AN.pdf](http://www.microsemi.com/soc/documents/CC_Macro_AN.pdf) *[Implementation of Security in Microsemi Antifuse FPGAs](http://www.microsemi.com/soc/documents/Antifuse_Security_AN.pdf)* [www.microsemi.com/soc/documents/Antifuse\\_Security\\_AN.pdf](http://www.microsemi.com/soc/documents/Antifuse_Security_AN.pdf) *[Microsemi eX, SX-A, and RT54SX-S I/Os](http://www.microsemi.com/soc/documents/antifuseIO_AN.pdf)* [www.microsemi.com/soc/documents/antifuseIO\\_AN.pdf](http://www.microsemi.com/soc/documents/antifuseIO_AN.pdf) *[Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications](http://www.microsemi.com/soc/documents/HotSwapColdSparing_AN.pdf)* [www.microsemi.com/soc/documents/HotSwapColdSparing\\_AN.pdf](http://www.microsemi.com/soc/documents/HotSwapColdSparing_AN.pdf) *[Design For Low Power in Microsemi Antifuse FPGAs](http://www.microsemi.com/soc/documents/Low_Power_AN.pdf)* [www.microsemi.com/soc/documents/Low\\_Power\\_AN.pdf](http://www.microsemi.com/soc/documents/Low_Power_AN.pdf) *[Programming Antifuse Devices](http://www.microsemi.com/soc/documents/AntifuseProgram_AN.pdf)* [www.microsemi.com/soc/documents/AntifuseProgram\\_AN.pdf](http://www.microsemi.com/soc/documents/AntifuseProgram_AN.pdf)

## **User Guides**

*[Silicon Sculptor II User's Guide](http://www.microsemi.com/soc/documents/SiliSculptII_Sculpt3_ug.pdf)* [www.microsemi.com/soc/documents/SiliSculptII\\_Sculpt3\\_ug.pdf](http://www.microsemi.com/soc/documents/SiliSculptII_Sculpt3_ug.pdf)

### **Miscellaneous**

*Libero IDE flow* [www.microsemi.com/soc/products/tools/libero/flow.html](http://www.microsemi.com/soc/products/tools/libero/flow.html)



## <span id="page-19-0"></span>**2.5 V / 3.3 V /5.0 V Operating Conditions**



#### <span id="page-19-2"></span>*Table 1-9 •* **Absolute Maximum Ratings\***

*Note: \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the Recommended Operating Conditions.*

#### <span id="page-19-3"></span>*Table 1-10 •* **Recommended Operating Conditions**



<span id="page-19-4"></span>*Note: \*Ambient temperature (T<sub>A</sub>).* 

#### <span id="page-19-1"></span>*Table 1-11 •* **Typical eX Standby Current at 25°C**





# <span id="page-20-0"></span>**2.5 V LVCMOS2 Electrical Specifications**



*Notes:*

*1.*  $t_R$  is the transition time from 0.7 V to 1.7 V.

2.  $t_F$  *is the transition time from 1.7 V to 0.7 V.* 

*3. ICC max Commercial –F = 5.0 mA*

*4. ICC = ICCI + ICCA*

## <span id="page-21-2"></span><span id="page-21-0"></span>**3.3 V LVTTL Electrical Specifications**



*Notes:*

*1.*  $t_R$  is the transition time from 0.8 V to 2.0 V.

2.  $t_F$  is the transition time from 2.0 V to 0.8 V.

*3. ICC max Commercial –F = 5.0 mA*

*4. ICC = ICCI + ICCA*

*5. JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O.*

## <span id="page-21-3"></span><span id="page-21-1"></span>**5.0 V TTL Electrical Specifications**



*Note:*

*1.*  $t_R$  is the transition time from 0.8 V to 2.0 V.

2.  $t_F$  is the transition time from 2.0 V to 0.8 V.

*3. ICC max Commercial –F=20mA*

*4. ICC = ICCI + ICCA*

*5. JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O.*



## <span id="page-22-0"></span>**Power Dissipation**

Power consumption for eX devices can be divided into two components: static and dynamic.

### **Static Power Component**

The power due to standby current is typically a small component of the overall power. Typical standby current for eX devices is listed in the [Table 1-11 on page 1-16.](#page-19-1) For example, the typical static power for eX128 at 3.3 V  $V_{\text{CCl}}$  is:

ICC  $*$  VCCA = 795 µA x 2.5 V = 1.99 mW

### **Dynamic Power Component**

Power dissipation in CMOS devices is usually dominated by the dynamic power dissipation. This component is frequency-dependent and a function of the logic and the external I/O. Dynamic power dissipation results from charging internal chip capacitance due to PC board traces and load device inputs. An additional component of the dynamic power dissipation is the totem pole current in the CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent dynamic power dissipation.

Dynamic power dissipation = CEQ \* VCCA<sup>2</sup> x F

where:

CEQ = Equivalent capacitance

 $F =$  switching frequency

Equivalent capacitance is calculated by measuring ICCA at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency-independent, so the results can be used over a wide range of operating conditions. Equivalent capacitance values are shown below.

### **CEQ Values for eX Devices**



The variable and fixed capacitance of other device components must also be taken into account when estimating the dynamic power dissipation.

[Table 1-12](#page-22-1) shows the capacitance of the clock components of eX devices.

#### <span id="page-22-1"></span>*Table 1-12 •* **Capacitance of Clock Components of eX Devices**





The estimation of the dynamic power dissipation is a piece-wise linear summation of the power dissipation of each component.

Dynamic power dissipation = VCCA<sup>2</sup> \*  $[(m_c * C_{eqcm} * fm_c)_{Comb}$  Modules +  $(m_s * C_{eqcm} * fm_S)_{Seq}$  Modules

- $+$  (n  $*$  C<sub>eqi</sub>  $*$  fn)<sub>Input Buffers</sub> + (0.5  $*$  (q1  $*$  C<sub>eqcr</sub>  $*$  fq1) + (r1  $*$  fq1))<sub>RCLKA</sub> + (0.5  $*$  (q2  $*$  C<sub>eqcr</sub>  $*$  fq2)
- + (r2 \* fq2))<sub>RCLKB</sub> + (0.5 \* (s1 \* C<sub>eqhv</sub> \* fs1)+(C<sub>eqhf</sub> \* fs1))<sub>HCLK</sub>] + V<sub>CCI</sub><sup>2</sup> \* [(p \* (C<sub>eqo</sub> + C<sub>L</sub>)

\* fp)<sub>Output Buffers</sub>]

where:



- $m<sub>s</sub>$  = Number of sequential cells switching at frequency fm, typically 20% of R-cells
- n = Number of input buffers switching at frequency fn, typically number of inputs / 4
- $p =$  Number of output buffers switching at frequency fp, typically number of outputs  $/4$
- $q1$  = Number of R-cells driven by routed array clock A
- q2 = Number of R-cells driven by routed array clock B
- r1 = Fixed capacitance due to routed array clock A
- $r2 =$  Fixed capacitance due to routed array clock B
- s1 = Number of R-cells driven by dedicated array clock
- $C_{\text{eccm}}$  = Equivalent capacitance of combinatorial modules
- $C_{\text{easm}}$  = Equivalent capacitance of sequential modules
- $C_{\text{eqi}}$  = Equivalent capacitance of input buffers
- $C<sub>encr</sub>$  = Equivalent capacitance of routed array clocks
- $C_{\text{eahv}}$  = Variable capacitance of dedicated array clock
- $C_{\text{eqhf}}$  = Fixed capacitance of dedicated array clock
- $C_{\text{eco}}$  = Equivalent capacitance of output buffers
- $C_1$  = Average output loading capacitance, typically 10 pF
- $\mathsf{fm}_{\rm c}$  = Average C-cell switching frequency, typically F/10
- $fm<sub>s</sub>$  = Average R-cell switching frequency, typically  $F/10$
- fn = Average input buffer switching frequency, typically F/5
- $fp = Average output buffer switching frequency, typically  $F/5$$
- fq1 = Frequency of routed clock A
- fq2 = Frequency of routed clock B
- fs1 = Frequency of dedicated array clock

The eX, SX-A and RTSX-S Power Calculator can be used to estimate the total power dissipation (static and dynamic) of eX devices: [www.microsemi.com/soc/techdocs/calculators.aspx](http://www.microsemi.com/soc/techdocs/calculators.aspx).



## <span id="page-24-0"></span>**Thermal Characteristics**

The temperature variable in the Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because the heat generated from dynamic power consumption is usually hotter than the ambient temperature.  $EQ_1$ , shown below, can be used to calculate junction temperature.

<span id="page-24-2"></span>Junction Temperature =  $\Delta T + T_a(1)$ 

Where:

 $T_a$  = Ambient Temperature

 $\Delta T$  = Temperature gradient between junction (silicon) and ambient =  $\theta_{ia}$  \* P

P = Power

 $\theta_{ia}$  = Junction to ambient of package.  $\theta_{ia}$  numbers are located in the ["Package Thermal Characteristics"](#page-24-1) [section](#page-24-1) below.

## <span id="page-24-3"></span><span id="page-24-1"></span>**Package Thermal Characteristics**

The device junction-to-case thermal characteristic is  $\theta_{\text{ic}}$ , and the junction-to-ambient air characteristic is  $\theta_{ia}$ . The thermal characteristics for  $\theta_{ia}$  are shown with two different air flow rates.  $\theta_{jc}$  is provided for reference.

The maximum junction temperature is  $150^{\circ}$ C.

The maximum power dissipation allowed for eX devices is a function of  $\theta_{ia}$ . A sample calculation of the absolute maximum power dissipation allowed for a TQFP 100-pin package at commercial temperature and still air is as follows:

Maximum Power Allowed =  $\frac{\text{Max. junction temp. (^°C)-Max. ambient temp. (^°C)}{\theta_{ja}(^°C/W)}}{\theta_{ja}(^{°C/W})} = \frac{150°C - 70°C}{33.5°C/W} = 2.39W$ 



*EQ 1*



## <span id="page-25-1"></span><span id="page-25-0"></span>**eX Timing Model**





## **Hardwired Clock**

External Setup =  $t_{INYH} + t_{IRD1} + t_{SUD} - t_{HCKH}$  $= 0.7 + 0.3 + 0.5 - 1.1 = 0.4$  ns Clock-to-Out (Pad-to-Pad), typical  $=$  t<sub>HCKH</sub> + t<sub>RCO</sub> + t<sub>RD1</sub> + t<sub>DHL</sub>  $= 1.1 + 0.6 + 0.3 + 2.6 = 4.6$  ns

### **Routed Clock**

External Setup =  $t_{INYH} + t_{IRD2} + t_{SUD} - t_{RCKH}$  $= 0.7 + 0.4 + 0.5 - 1.3 = 0.3$  ns Clock-to-Out (Pad-to-Pad), typical

- $=$  t<sub>RCKH</sub> + t<sub>RCO</sub> + t<sub>RD1</sub> + t<sub>DHL</sub>
- $= 1.3 + 0.6 + 0.3 + 2.6 = 4.8$  ns



## <span id="page-26-0"></span>**Output Buffer Delays**



*Table 1-13 •* **Output Buffer Delays**

## <span id="page-26-1"></span>**AC Test Loads**



*Figure 1-15 •* **AC Test Loads**



## <span id="page-27-0"></span>**Input Buffer Delays**



*Table 1-14 •* **Input Buffer Delays**

# <span id="page-27-1"></span>**C-Cell Delays**







# <span id="page-28-0"></span>**Cell Timing Characteristics**



*Figure 1-16 •* **Flip-Flops**



## <span id="page-29-0"></span>**Timing Characteristics**

Timing characteristics for eX devices fall into three categories: family-dependent, device-dependent, and design-dependent. The input and output buffer characteristics are common to all eX family members. Internal routing delays are device-dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design are complete. Delay values may then be determined by using the Timer utility or performing simulation with post-layout delays.

### **Critical Nets and Typical Nets**

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to six percent of the nets in a design may be designated as critical.

### **Long Tracks**

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three to five antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, no more than six percent of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 8.4 ns delay. This additional delay is represented statistically in higher fanout routing delays.

### **Timing Derating**

eX devices are manufactured with a CMOS process. Therefore, device performance varies according to temperature, voltage, and process changes. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

### <span id="page-29-1"></span>**Temperature and Voltage Derating Factors**

#### *Table 1-16 •* **Temperature and Voltage Derating Factors**

**(Normalized to Worst-Case Commercial, T<sub>1</sub> = 70<sup>°</sup>C, VCCA = 2.3V)** 





## <span id="page-30-1"></span><span id="page-30-0"></span>**eX Family Timing Characteristics**

*Table 1-17 •* **eX Family Timing Characteristics**

**(Worst-Case Commercial Conditions, VCCA = 2.3 V, T<sub>J</sub> = 70<sup>°</sup>C)** 

|                                                    |                                             |      | -P Speed | <b>Std Speed</b> |       | -F Speed |      |              |
|----------------------------------------------------|---------------------------------------------|------|----------|------------------|-------|----------|------|--------------|
| Parameter                                          | <b>Description</b>                          | Min. | Max.     | Min.             | Max.  | Min.     | Max. | <b>Units</b> |
| <b>C-Cell Propagation Delays<sup>1</sup></b>       |                                             |      |          |                  |       |          |      |              |
| $t_{\text{PD}}$                                    | <b>Internal Array Module</b>                |      | 0.7      |                  | 1.0   |          | 1.4  | ns           |
|                                                    | <b>Predicted Routing Delays<sup>2</sup></b> |      |          |                  |       |          |      |              |
| $t_{DC}$                                           | FO=1 Routing Delay, DirectConnect           |      | 0.1      |                  | 0.1   |          | 0.2  | ns           |
| $t_{FC}$                                           | FO=1 Routing Delay, FastConnect             |      | 0.3      |                  | 0.5   |          | 0.7  | ns           |
| t <sub>RD1</sub>                                   | FO=1 Routing Delay                          |      | 0.3      |                  | 0.5   |          | 0.7  | ns           |
| $t_{RD2}$                                          | FO=2 Routing Delay                          |      | 0.4      |                  | 0.6   |          | 0.8  | ns           |
| $t_{RD3}$                                          | FO=3 Routing Delay                          |      | 0.5      |                  | 0.8   |          | 1.1  | ns           |
| $t_{\mathsf{R}\mathsf{D}4}$                        | FO=4 Routing Delay                          |      | 0.7      |                  | 1.0   |          | 1.3  | ns           |
| $t_{RD8}$                                          | FO=8 Routing Delay                          |      | 1.2      |                  | 1.7   |          | 2.4  | ns           |
| $t_{RD12}$                                         | FO=12 Routing Delay                         |      | 1.7      |                  | 2.5   |          | 3.5  | ns           |
| <b>R-Cell Timing</b>                               |                                             |      |          |                  |       |          |      |              |
| $t_{\text{RCO}}$                                   | Sequential Clock-to-Q                       |      | 0.6      |                  | 0.9   |          | 1.3  | ns           |
| $t_{\text{CLR}}$                                   | Asynchronous Clear-to-Q                     |      | 0.6      |                  | 0.8   |          | 1.2  | ns           |
| t <sub>PRESET</sub>                                | Asynchronous Preset-to-Q                    |      | 0.7      |                  | 0.9   |          | 1.3  | ns           |
| $t_{\scriptstyle\text{SUD}}$                       | Flip-Flop Data Input Set-Up                 | 0.5  |          | 0.7              |       | 1.0      |      | ns           |
| $t_{HD}$                                           | Flip-Flop Data Input Hold                   | 0.0  |          | 0.0              |       | 0.0      |      | ns           |
| t <sub>WASYN</sub>                                 | Asynchronous Pulse Width                    | 1.3  |          | 1.9              |       | 2.6      |      | ns           |
| <i><b>TRECASYN</b></i>                             | Asynchronous Recovery Time                  | 0.3  |          | 0.5              |       | 0.7      |      | ns           |
| t <sub>HASYN</sub>                                 | Asynchronous Hold Time                      | 0.3  |          | 0.5              |       | 0.7      |      | ns           |
|                                                    | 2.5 V Input Module Propagation Delays       |      |          |                  |       |          |      |              |
| t <sub>INYH</sub>                                  | Input Data Pad-to-Y HIGH                    |      | 0.6      |                  | 0.9   |          | 1.3  | ns           |
| t <sub>INYL</sub>                                  | Input Data Pad-to-Y LOW                     |      | 0.8      |                  | 1.1   |          | 1.5  | ns           |
|                                                    | 3.3 V Input Module Propagation Delays       |      |          |                  |       |          |      |              |
| t <sub>INYH</sub>                                  | Input Data Pad-to-Y HIGH                    |      | 0.7      |                  | 1.0   |          | 1.4  | ns           |
| t <sub>INYL</sub>                                  | Input Data Pad-to-Y LOW                     |      | 0.9      |                  | 1.3   |          | 1.8  | ns           |
|                                                    | 5.0 V Input Module Propagation Delays       |      |          |                  |       |          |      |              |
| t <sub>INYH</sub>                                  | Input Data Pad-to-Y HIGH                    |      | 0.7      |                  | 1.0   |          | 1.4  | ns           |
| t <sub>INYL</sub>                                  | Input Data Pad-to-Y LOW                     |      | 0.9      |                  | 1.3   |          | 1.8  | ns           |
| Input Module Predicted Routing Delays <sup>2</sup> |                                             |      |          |                  |       |          |      |              |
| $t_{IRD1}$                                         | FO=1 Routing Delay                          |      | 0.3      |                  | 0.4   |          | 0.5  | ns           |
| $t$ <sub>IRD2</sub>                                | FO=2 Routing Delay                          |      | 0.4      |                  | 0.6   |          | 0.8  | ns           |
| t <sub>IRD3</sub>                                  | FO=3 Routing Delay                          |      | 0.5      |                  | 0.8   |          | 1.1  | ns           |
| t <sub>IRD4</sub>                                  | FO=4 Routing Delay                          |      | 0.7      |                  | $1.0$ |          | 1.3  | ns           |
| $t_{IRD8}$                                         | FO=8 Routing Delay                          |      | 1.2      |                  | 1.7   |          | 2.4  | ns           |
| $t$ <sub>IRD12</sub>                               | FO=12 Routing Delay                         |      | 1.7      |                  | 2.5   |          | 3.5  | ns           |

*Notes:*

1. For dual-module macros, use  $t_{PD}$  +  $t_{RDI}$  +  $t_{PDr}$ ,  $t_{RCO}$  +  $t_{RDI}$  +  $t_{PDn}$  or  $t_{PD1}$  +  $t_{RDI}$  +  $t_{SUD}$ , whichever is appropriate.

*2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance.*



#### *Table 1-18 •* **eX Family Timing Characteristics**

#### (Worst-Case Commercial Conditions VCCA = 2.3 V, VCCI = 4.75 V,  $T_A$  = 70<sup>o</sup>C)



*Note: \*Clock skew improves as the clock network becomes more heavily loaded.*







*Note: \*Clock skew improves as the clock network becomes more heavily loaded.*



### *Table 1-20 •* **eX Family Timing Characteristics**

**(Worst-Case Commercial Conditions VCCA = 2.3 V, TJ = 70°C)**



*Note: \*Delays based on 35 pF loading.*



## <span id="page-34-4"></span><span id="page-34-0"></span>**Pin Description**

#### **CLKA/B Routed Clock A and B**

These pins are clock inputs for clock distribution networks. Input levels are compatible with standard TTL or LVTTL specifications. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

#### **GND Ground**

LOW supply voltage.

#### **HCLK Dedicated (Hardwired) Array Clock**

This pin is the clock input for sequential modules. Input levels are compatible with standard TTL or LVTTL specifications. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

#### **I/O Input/Output**

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL or LVTTL specifications. Unused I/O pins are automatically tristated by the Designer software.

#### <span id="page-34-1"></span>**LP Low Power Pin**

Controls the low power mode of the eX devices. The device is placed in the low power mode by connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation 200 us after the LP pin is driven to a logic LOW. LP pin should not be left floating. Under normal operating condition it should be tied to GND via 10 k $\Omega$  resistor.

#### **NC** No Connection

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

#### **PRA/PRB, I/O Probe A/B**

The Probe pin is used to output data from any user-defined design node within the device. This diagnostic pin can be used independently or in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### **TCK, I/O Test Clock**

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to [Table 1-4 on page 1-10](#page-13-0)). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### <span id="page-34-2"></span>**TDI, I/O Test Data Input**

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to [Table 1-4 on page 1-10](#page-13-0)). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

#### <span id="page-34-3"></span>**TDO, I/O Test Data Output**

Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to [Table 1-4 on page 1-10\)](#page-13-0). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. When Silicon Explorer is being used, TDO will act as an output when the "checksum" command is run. It will return to user I/O when "checksum" is complete.

#### <span id="page-35-1"></span>**TMS Test Mode Select**

The TMS pin controls the use of the IEEE 1149.1 Boundary scan pins (TCK, TDI, TDO, TRST). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TDO pins are boundary scan pins (refer to [Table 1-4 on page 1-10\)](#page-13-0). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached five TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.

#### <span id="page-35-2"></span><span id="page-35-0"></span>**TRST, I/O Boundary Scan Reset Pin**

Once it is configured as the JTAG Reset pin, the TRST pin functions as an active-low input to asynchronously initialize or reset the boundary scan circuit. The TRST pin is equipped with an internal pull-up resistor. This pin functions as an I/O when the **Reserve JTAG Reset** Pin is not selected in the Designer software.

#### **VCCI Supply Voltage**

Supply voltage for I/Os.

#### **VCCA Supply Voltage**

Supply voltage for Array.



# <span id="page-36-2"></span><span id="page-36-0"></span>**2 – Package Pin Assignments**

## <span id="page-36-3"></span><span id="page-36-1"></span>**TQ64**



Note: For Package Manufacturing and Environmental information, visit Resource center at [www.microsemi.com/soc/products/rescenter/package/index.html.](http://www.microsemi.com/soc/products/rescenter/package/index.html)



*Package Pin Assignments*



*Note: \*Please read the LP pin descriptions for restrictions on their use.*



## <span id="page-38-1"></span><span id="page-38-0"></span>**TQ100**



Note: For Package Manufacturing and Environmental information, visit Resource center at [www.microsemi.com/soc/products/rescenter/package/index.html.](http://www.microsemi.com/soc/products/rescenter/package/index.html)



*Package Pin Assignments*



*Note: \*Please read the LP pin descriptions for restrictions on their use.*



| <b>TQ100</b>      |                         |                          |                          |  |  |
|-------------------|-------------------------|--------------------------|--------------------------|--|--|
| <b>Pin Number</b> | eX64<br><b>Function</b> | eX128<br><b>Function</b> | eX256<br><b>Function</b> |  |  |
| 71                | I/O                     | I/O                      | I/O                      |  |  |
| 72                | <b>NC</b>               | I/O                      | I/O                      |  |  |
| 73                | <b>NC</b>               | <b>NC</b>                | I/O                      |  |  |
| 74                | <b>NC</b>               | <b>NC</b>                | I/O                      |  |  |
| 75                | <b>NC</b>               | <b>NC</b>                | I/O                      |  |  |
| 76                | <b>NC</b>               | I/O                      | I/O                      |  |  |
| 77                | I/O                     | I/O                      | I/O                      |  |  |
| 78                | I/O                     | I/O                      | I/O                      |  |  |
| 79                | 1/O                     | I/O                      | I/O                      |  |  |
| 80                | I/O                     | I/O                      | I/O                      |  |  |
| 81                | I/O                     | I/O                      | I/O                      |  |  |
| 82                | <b>VCCI</b>             | <b>VCCI</b>              | <b>VCCI</b>              |  |  |
| 83                | I/O                     | I/O                      | I/O                      |  |  |
| 84                | I/O                     | I/O                      | I/O                      |  |  |
| 85                | I/O                     | I/O                      | I/O                      |  |  |
| 86                | I/O                     | I/O                      | I/O                      |  |  |
| 87                | <b>CLKA</b>             | <b>CLKA</b>              | <b>CLKA</b>              |  |  |
| 88                | <b>CLKB</b>             | <b>CLKB</b>              | <b>CLKB</b>              |  |  |
| 89                | <b>NC</b>               | <b>NC</b>                | <b>NC</b>                |  |  |
| 90                | <b>VCCA</b>             | <b>VCCA</b>              | <b>VCCA</b>              |  |  |
| 91                | <b>GND</b>              | <b>GND</b>               | <b>GND</b>               |  |  |
| 92                | PRA, I/O                | PRA, I/O                 | PRA, I/O                 |  |  |
| 93                | I/O                     | I/O                      | I/O                      |  |  |
| 94                | I/O                     | I/O                      | I/O                      |  |  |
| 95                | I/O                     | I/O                      | I/O                      |  |  |
| 96                | I/O                     | I/O                      | 1/O                      |  |  |
| 97                | I/O                     | I/O                      | I/O                      |  |  |
| 98                | I/O                     | I/O                      | I/O                      |  |  |
| 99                | I/O                     | I/O                      | 1/O                      |  |  |
| 100               | TCK, I/O                | TCK, I/O                 | TCK, I/O                 |  |  |

*Note: \*Please read the LP pin descriptions for restrictions on their use.*



# <span id="page-42-0"></span>**3 – Datasheet Information**

## <span id="page-42-1"></span>**List of Changes**

The following table lists critical changes that were made in the current version of the document.





*Datasheet Information*









## <span id="page-45-0"></span>**Datasheet Categories**

#### *Categories*

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the ["eX Device Status" table on page II](#page-1-1), is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

#### *Product Brief*

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

#### *Advance*

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

#### *Preliminary*

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

#### *Production*

This version contains information that is considered to be final.

## <span id="page-45-1"></span>**Export Administration Regulations (EAR)**

The product described in this datasheet is subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.